首頁>74LVQ11MTR>規(guī)格書詳情

74LVQ11MTR中文資料意法半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書

74LVQ11MTR
廠商型號

74LVQ11MTR

功能描述

TRIPLE 3-INPUT AND GATE

文件大小

157.26 Kbytes

頁面數(shù)量

8

生產(chǎn)廠商 STMicroelectronics
企業(yè)簡稱

STMICROELECTRONICS意法半導(dǎo)體

中文名稱

意法半導(dǎo)體集團(tuán)官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-12-30 23:00:00

74LVQ11MTR規(guī)格書詳情

DESCRIPTION

The 74LVQ11 is a low voltage CMOS TRIPLE 3-INPUT AND GATE fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for low power and low noise 3.3V applications.

The internal circuit is composed of 3 stages including buffer output, which enables high noise immunity and stable output.

All inputs and outputs are equipped with protection circuits against static discharge, giving them 2KV ESD immunity and transient excess voltage.

■ HIGH SPEED: tPD = 4.7ns (TYP.) at VCC = 3.3 V

■ COMPATIBLE WITH TTL OUTPUTS

■ LOW POWER DISSIPATION: ICC = 2μA (MAX.) at TA=25°C

■ LOW NOISE: VOLP = 0.3V (TYP.) at VCC = 3.3V

■ 75? TRANSMISSION LINE DRIVING CAPABILITY

■ SYMMETRICAL OUTPUT IMPEDANCE: |IOH| = IOL = 12mA (MIN) at VCC = 3.0 V

■ PCI BUS LEVELS GUARANTEED AT 24 mA

■ BALANCED PROPAGATION DELAYS: tPLH ? tPHL

■ OPERATING VOLTAGE RANGE: VCC(OPR) = 2V to 3.6V (1.2V Data Retention)

■ PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 11

■ IMPROVED LATCH-UP IMMUNITY

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
ST/意法
23+
NA/
3717
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價(jià)
ST
2020+
SOP3.9
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
ST/意法
2223+
SOP3.9
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)
FAIRCHILD/仙童
22+
SOP-14
5623
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
ST/意法
23+
19
6500
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
NS
23+
3.9
8920
價(jià)格優(yōu)勢、原裝現(xiàn)貨、客戶至上。歡迎廣大客戶來電查詢
詢價(jià)
ST
21+
SOP14-3.9MM
8000
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu)
詢價(jià)
ST
21+
14SO
13880
公司只售原裝,支持實(shí)單
詢價(jià)
ST/意法
22+
N/A
354000
詢價(jià)
FAIRCHILD
23+
NA
19960
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢價(jià)