首頁(yè)>74LVX161284MEAX>規(guī)格書(shū)詳情
74LVX161284MEAX集成電路(IC)的專(zhuān)用邏輯器件規(guī)格書(shū)PDF中文資料
![74LVX161284MEAX](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
74LVX161284MEAX |
參數(shù)屬性 | 74LVX161284MEAX 封裝/外殼為48-BSSOP(0.295",7.50mm 寬);包裝為管件;類(lèi)別為集成電路(IC)的專(zhuān)用邏輯器件;產(chǎn)品描述:TXRX TRANSLATING IEEE 48SSOP |
功能描述 | Low Voltage IEEE 161284 Translating Transceiver |
封裝外殼 | 48-BSSOP(0.295",7.50mm 寬) |
文件大小 |
114.58 Kbytes |
頁(yè)面數(shù)量 |
11 頁(yè) |
生產(chǎn)廠商 | Fairchild Semiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Fairchild【仙童半導(dǎo)體】 |
中文名稱(chēng) | 飛兆/仙童半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-10 22:41:00 |
74LVX161284MEAX規(guī)格書(shū)詳情
General Description
The LVX161284 contains eight bidirectional data buffers and eleven control/status buffers to implement a full IEEE 1284 compliant interface. The device supports the IEEE 1284 standard and is intended to be used in an Extended Capabilities Port mode (ECP). The pinout allows for easy connection from the Peripheral (A-side) to the Host (cable side).
Outputs on the cable side can be configured to be either open drain or high drive (r 14 mA) and are connected to a separate power supply pin (VCC-cable) to allow these outputs to be driven by a higher supply voltage than the A-side. The pull-up and pull-down series termination resistance of these outputs on the cable side is optimized to drive an external cable. In addition, all inputs (except HLH) and outputs on the cable side contain internal pull-up resistors connected to the VCC-cable supply to provide proper termination and pull-ups for open drain mode.
Outputs on the Peripheral side are standard low-drive CMOS outputs designed to interface with 3V logic. The DIR input controls data flow on the A1–A8/B1–B8 transceiver pins.
Features
■ Supports IEEE 1284 Level 1 and Level 2 signaling
standards for bidirectional parallel communications
between personal computers and printing peripherals
■ Translation capability allows outputs on the cable side to
interface with 5V signals
■ All inputs have hysteresis to provide noise margin
■ B and Y output resistance optimized to drive external cable
■ B and Y outputs in high impedance mode during power down
■ Inputs and outputs on cable side have internal pull-up resistors
■ Flow-through pin configuration allows easy interface
between the “Peripheral and Host”
■ Replaces the function of two (2) 74ACT1284 devices
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74LVX161284MEAX
- 制造商:
onsemi
- 類(lèi)別:
集成電路(IC) > 專(zhuān)用邏輯器件
- 系列:
74LVX
- 包裝:
管件
- 邏輯類(lèi)型:
IEEE STD 1284 轉(zhuǎn)換收發(fā)器
- 供電電壓:
3V ~ 3.6V
- 位數(shù):
8
- 工作溫度:
-40°C ~ 85°C
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
48-BSSOP(0.295",7.50mm 寬)
- 供應(yīng)商器件封裝:
48-SSOP
- 描述:
TXRX TRANSLATING IEEE 48SSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FAIRCHILD |
23+ |
SOP |
909 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢(xún)價(jià) | ||
FAIRCHILD |
36 |
SOP |
30 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
FAIRCHILD |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢(xún)價(jià) | ||
FAIRCHILD/仙童 |
22+ |
SSOP48 |
9000 |
原裝正品 |
詢(xún)價(jià) | ||
FAIRCHILD/仙童 |
2004 |
SSOP |
20 |
詢(xún)價(jià) | |||
FAIRCHILD/仙童 |
23+ |
SSOP48 |
29403 |
原盒原標(biāo),正品現(xiàn)貨 誠(chéng)信經(jīng)營(yíng) 價(jià)格美麗 假一罰十 |
詢(xún)價(jià) | ||
FSC |
24+ |
SSOP |
16800 |
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!? |
詢(xún)價(jià) | ||
FAIRCHILD |
36 |
SOP |
30 |
原裝庫(kù)存有訂單來(lái)談優(yōu)勢(shì) |
詢(xún)價(jià) | ||
FAIRCHILD/仙童 |
SSOP48 |
125000 |
一級(jí)代理原裝正品,價(jià)格優(yōu)勢(shì),長(zhǎng)期供應(yīng)! |
詢(xún)價(jià) | |||
FAIRCHILD |
22+23+ |
原廠原包 |
23843 |
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) |