首頁>843002I-41>規(guī)格書詳情
843002I-41中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
843002I-41規(guī)格書詳情
General Description
The ICS843002I-41 is a PLL based synchronous clock generator
that is optimized for SONET/SDH line card applications where
jitter attenuation and frequency translation is needed. The device
contains two internal PLL stages that are cascaded in series. The
first PLL stage uses a VCXO which is optimized to provide
reference clock jitter attenuation and to be jitter tolerant, and to
provide a stable reference clock for the 2nd PLL stage (typically
19.44MHz). The second PLL stage provides additional frequency
multiplication (x32), and it maintains low output jitter by using a low
phase noise FemtoClock? VCO. PLL multiplication ratios are
selected from internal lookup tables using device input selection
pins. The device performance and the PLL multiplication ratios are
optimized to support non-FEC (non-Forward Error Correction)
SONET/SDH applications with rates up to OC-48 (SONET) or
STM-16 (SDH). The VCXO requires the use of an external,
inexpensive pullable crystal. VCXO PLL uses external passive
loop filter components which are used to optimize the PLL loop
bandwidth and damping characteristics for the given
line card application.
The ICS843002I-41 includes two clock input ports. Each one can
accept either a single-ended or differential input. Each input port
also includes an activity detector circuit, which reports input clock
activity through the LOR0 and LOR1 logic output pins. The two
input ports feed an input selection mux. “Hitless switching” is
accomplished through proper filter tuning. Jitter transfer and
wander characteristics are influenced by loop filter tuning, and
phase transient performance is influenced by both loop filter
tuning and alignment error between the two reference clocks.
Typical ICS843002I-41 configuration in SONET/SDH Systems:
? VCXO 19.44MHz crystal
? Input Reference clock frequency selections:
19.44MHz, 38.88MHz, 77.76MHz, 155.52MHz, 311.04MHz,
622.08MHz
? Output clock frequency selections:
19.44MHz, 77.76MHz, 155.52MHz, 311.04MHz, 622.08MHz,
Hi-Z
Features
? Two Differential LVPECL outputs
? Selectable CLKx, nCLKx differential input pairs
? CLKx, nCLKx pairs can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL or
single-ended LVCMOS or LVTTL levels
? Maximum output frequency: 700MHz
? FemtoClock VCO frequency range: 560MHz - 700MHz
? RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal
(12kHz to 20MHz): 0.81ps (typical)
? Full 3.3V or mixed 3.3V core/2.5V output operating supply
? -40°C to 85°C ambient operating temperature
? Available in lead-free (RoHS 6) package
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
2020+ |
24-TSSO |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
IDT/PBF |
24+ |
TSSOP24 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
IDT |
22+ |
TSSOP24 |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價(jià) | ||
IDT |
23+ |
TSSOP24 |
123 |
原裝環(huán)保房間現(xiàn)貨假一賠十 |
詢價(jià) | ||
IDT |
2023+ |
8700 |
原裝現(xiàn)貨 |
詢價(jià) | |||
IDT |
22+23+ |
TSSOP |
19301 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
IDT |
17+ |
TSSOP |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) | ||
IDT, Integrated Device Technol |
24+ |
24-TSSOP |
56200 |
一級代理/放心采購 |
詢價(jià) | ||
IDT |
22+ |
24TSSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
IDT |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價(jià) |