首頁>8A34044E-DDDNLG>規(guī)格書詳情

8A34044E-DDDNLG中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

8A34044E-DDDNLG
廠商型號

8A34044E-DDDNLG

功能描述

Four-Channel Universal Frequency

文件大小

2.17723 Mbytes

頁面數(shù)量

94

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-9 14:20:00

8A34044E-DDDNLG規(guī)格書詳情

Features

? Close-in phase noise complies with Common Public Radio

Interface (CPRI) frequency synchronization requirements

? Supports all ITU-T G.709 frequencies

? Meets OTN jitter and wander requirements per ITU-T G.8251

? Four independent DPLL/DCO channels

? Each can act as a frequency synthesizer, jitter attenuator,

Digitally Controlled Oscillator (DCO), or Digital Phase Lock

Loop (DPLL)

? DPLL Digital Loop Filters (DLFs) are programmable with

cut-off frequencies from 1.1Hz to 22kHz

? Generate output frequencies that are independent of input

frequencies via a Fractional Output Divider (FOD)

? Each FOD supports output phase tuning with 50ps

resolution

? Four independent DCO channels

? Each DCO can act as an independent DCO or as a Satellite

Channel

? Satellite Channels are associated with a source DPLL or

DCO to increase the number of independently

programmable FODs and output stages available to the

source channel

? Each DCO generates an independent output frequency via a

Fractional Output Divider (FOD)

? 12 differential / 24 LVCMOS outputs

? Frequencies from 0.5Hz to 1GHz (250MHz for LVCMOS)

? Jitter below 150fs RMS (10kHz to 20MHz)

? Supports LVCMOS, LVDS, LVPECL, HCSL, CML, SSTL,

and HSTL output modes

? Differential output swing is selectable: 400mV / 650mV /

800mV / 910mV

? Independent output voltages of 3.3V, 2.5V, or 1.8V

? LVCMOS additionally supports 1.5V or 1.2V

? The clock phase of each output is individually programmable

in 1ns to 2ns steps with a total range of ±180°

? 4 differential / 8 single-ended clock inputs

? Supports frequencies from 1kHz to 1GHz

? Any input can be mapped to any or all of the timing channels

? Redundant inputs frequency independent of each other

? Any input can be designated as external frame/sync pulse of

PPES (pulse per even second), 1PPS (Pulse per Second),

5PPS, 10PPS, 50Hz, 100Hz, 1 kHz, 2 kHz, 4kHz, and 8kHz

associated with a selectable reference clock input

? Per-input programmable phase offset of up to ±1.638?s in

50ps steps

? Reference monitors qualify/disqualify references depending on

LOS, activity, frequency monitoring, and/or LOS input pins

? Loss of Signal (LOS) input pins (via GPIOs) can be assigned

to any input clock reference

? Automatic reference selection state machines select the active

reference for each DPLL based on the reference monitors,

priority tables, revertive / non-revertive, and other

programmable settings

? System APLL operates from fundamental-mode crystal: 25MHz

to 54MHz or from a crystal oscillator

? System DPLL accepts an XO, TCXO, or OCXO operating at

virtually any frequency from 1MHz to 150MHz

? DPLLs can be configured as DCOs to synthesize clocks under

the control of an external algorithm

? DCOs generate with frequency resolution less than

1.11 × 10-16

? Supports 1MHz I2

C or 50MHz SPI serial processor ports

? Can configure itself automatically after reset via:

? Internal customer definable One-Time Programmable (OTP)

memory with up to 16 different configurations

? Standard external I2

C EEPROM if serial port in I2

C mode

? 1149.1 JTAG Boundary Scan

? 10 × 10 mm 72-QFN package

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Renesas
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
IDT
22+
BGA
18000
原裝正品
詢價
RENESAS(瑞薩)/IDT
1942+
VFQFPN-72(10x10)
2532
向鴻只做原裝,倉庫庫存優(yōu)勢數(shù)量請確認
詢價
PTC
23+
SOP-8
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
24+
N/A
60000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
詢價
IDT/RENESAS
22+
NA
24500
瑞薩全系列在售
詢價
RENESAS(瑞薩)/IDT
2117+
VFQFPN-72(10x10)
315000
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
INTEGRAT
23+
SMD
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
IDT
22+
BGA
32500
鄭重承諾只做原裝進口現(xiàn)貨
詢價
RENESAS
24+
con
35960
查現(xiàn)貨到京北通宇商城
詢價