首頁(yè)>8V19N882NVGI/W>規(guī)格書(shū)詳情

8V19N882NVGI/W中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

8V19N882NVGI/W
廠商型號(hào)

8V19N882NVGI/W

功能描述

RF Sampling Clock Generator and Jitter Attenuator

文件大小

1.5514 Mbytes

頁(yè)面數(shù)量

92 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-3 22:59:00

人工找貨

8V19N882NVGI/W價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

8V19N882NVGI/W規(guī)格書(shū)詳情

The 8V19N882 is a fully integrated FemtoClock? RF

Sampling Clock Generator and Jitter Attenuator. The

device is designed as a high-performance clock

solution for conditioning and frequency/phase

management of wireless base station radio

equipment boards. The 8V19N882 is optimized to

deliver excellent phase noise performance as

required in 4G, 5G, and including mmWave radio

implementations. The device supports JESD204B

(subclass 0 and 1) and JESD204C.

A two-stage PLL architecture supports both jitter

attenuation and frequency multiplication. The first

stage PLL is the jitter attenuator and uses an external

VCXO for best possible phase noise characteristics.

The second stage PLL locks on the first PLL output

signal and synthesizes the target frequency. The

second stage PLL can use the internal or an external

high-frequency VCO.

The 8V19N882 generates the high-frequency clocks

and the low-frequency synchronization signals

(SYSREF) from the selected VCO. SYSREF signals

are internally synchronized to the clock signals. The

integrated signal delay blocks can be used to achieve

phase alignment, controlled phase offsets between

system reference and clock signals, and to

align/delay individual output signals. The two

redundant inputs are monitored for activity. Four

selectable clock switching modes can handle clock

input failure scenarios. Auto-lock, individually

programmable output frequency dividers, and phase

adjustment capabilities are added for flexibility.

The 8V19N882 is configured through a 3/4-wire SPI

interface and reports lock and signal loss status in

internal registers and via the GPIO[1:0] outputs.

Internal status bit changes can also be reported via a

GPIO output.

Features

? High-performance clock RF sampling clock

generator and clock jitter attenuator with support

for JESD204B/C

? Low phase noise: -144.7dBc/Hz (800kHz offset;

491.52MHz)

? Integrated phase noise of 74fs RMS (12k-20MHz,

491.52MHz)

? Dual-PLL architecture with internal and optional

external VCO

? Eight output channels with a total of 16 outputs

? Configurable integer clock frequency dividers

? Clock output frequencies: up to 3932.16MHz

(Internal VCO) and ? 6GHz (optional external VCO)

? Differential, low noise I/O

? Deterministic phase delay and integrated phase

delay circuits

? Redundant input clock architecture with two inputs

and monitors, holdover, and input switching

? SPI 3/4 wire configuration interface

? Supply voltage: 1.8V, 2.5V, and 3.3V

? Package: 76 VFQFN (9 x 9 mm2)

? Temperature range: -40°C to +105°C (board)

Applications

? Wireless infrastructure applications: 4G, 5G, and

mmWave

? Data acquisition: jitter-sensitive ADC and DAC

circuits

? Radar, imaging, instrumentation, and medical

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
23+
NA/
3470
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票
詢價(jià)
IDT
兩年內(nèi)
N/A
612
原裝現(xiàn)貨,實(shí)單價(jià)格可談
詢價(jià)
IDT
TSSOP20
125000
一級(jí)代理原裝正品,價(jià)格優(yōu)勢(shì),長(zhǎng)期供應(yīng)!
詢價(jià)
LRC/樂(lè)山無(wú)線電
23+
SOT23-3
15000
全新原裝現(xiàn)貨,價(jià)格優(yōu)勢(shì)
詢價(jià)
PANASONIC/松下
18+
SMD
3500
電解電容絕對(duì)現(xiàn)貨庫(kù)存,樣品可出,量大價(jià)優(yōu)
詢價(jià)
BELDEN
6
全新原裝 貨期兩周
詢價(jià)
ST
23+
DO-34
16900
正規(guī)渠道,只有原裝!
詢價(jià)
SMD
2023+
SOT-23
50000
原裝現(xiàn)貨
詢價(jià)
RENESAS(瑞薩電子)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)
IDT, Integrated Device Technol
24+
-
56200
一級(jí)代理/放心采購(gòu)
詢價(jià)