- IC/元器件
- PDF資料
- 商情資訊
- 絲印
首頁(yè)>98ASS23479W>規(guī)格書詳情
98ASS23479W中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
98ASS23479W規(guī)格書詳情
MPC5510 Family Features
? Single issue, 32-bit CPU core complex (e200z1)
– Compliant with the Power Architecture? embedded category
– Includes an instruction set enhancement allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction.
? Up to 1.5-Mbyte on-chip flash with flash control unit (FCU)
? Up to 80 Kbytes on-chip SRAM
? Memory protection unit (MPU) with up to sixteen region descriptors and 32-byte region granularity
? Interrupt controller (INTC) capable of handling selectable-priority interrupt sources
? Frequency modulated Phase-locked loop (FMPLL)
? Crossbar switch architecture for concurrent access to peripherals, flash, or RAM from multiple bus masters
? 16-channel enhanced direct memory access controller (eDMA)
? Boot assist module (BAM) supports internal flash programming via a serial link (CAN or SCI)
? Timer supports input/output channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS200)
? Up to 40-channel 12-bit analog-to-digital converter (ADC)
? Up to four serial peripheral interface (DSPI) modules
? Media Local Bus (MLB) emulation logic (works with two DSPIs, the e200z0, the eDMA, and system RAM to create a 3-pin or 5-pin 256Fs MLB protocol)
? Up to eight serial communication interface (eSCI) modules
? Up to six enhanced full CAN (FlexCAN) modules with configurable buffers
? One inter IC communication interface (I2C) module
? Up to 144 configurable general purpose pins supporting input and output operations and 3.0V through 5.5V supply levels
? Real-time counter (RTC_API) with clock source from external 32-kHz crystal oscillator, internal 32-kHz or 16-MHz oscillator and supporting wake-up with selectable 1-second resolution and > 1-hour timeout, or 1-millisecond resolution with maximum timeout of one second
? Up to eight periodic interrupt timers (PIT) with 32-bit counter resolution
? Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus standard
? Device/board test support per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1)
? On-chip voltage regulator (VREG) for regulation of 5V input to 1.5V and 3.3V internal supply levels
? Optional e200z0, second Power Architecture based I/O processor with VLE instruction set
? Optional FlexRAY controller
? Optional external bus interface (EBI) module
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MARVELL |
19+ |
BGA |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | ||
MARVELL |
22+23+ |
BGA |
21839 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
MARVELL |
20+ |
BGA |
19570 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
MARVELL |
23+ |
NA |
19 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
24+ |
5000 |
公司存貨 |
詢價(jià) | ||||
MARVELL |
BGA |
608900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
MARVELL |
1725+ |
BGA |
6528 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
MARVELL |
16+ |
BGA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
MARVELL |
2023+ |
8700 |
原裝現(xiàn)貨 |
詢價(jià) | |||
濟(jì)德 |
24+ |
con |
10000 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) |