首頁>A67L16181E-6.5>規(guī)格書詳情
A67L16181E-6.5中文資料歐密格數(shù)據(jù)手冊PDF規(guī)格書
A67L16181E-6.5規(guī)格書詳情
General Description
The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.
The A67L16181, A67L06361 SRAMs integrate a 2M X 18, 1M X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.
Features
■ Fast access time: 6.5/7.5/8.5 ns (153, 133, 117 MHz)
■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization
■ Signal +3.3V ± 5 power supply
■ Individual Byte Write control capability
■ Clock enable ( CEN ) pin to enable clock and suspend operations
■ Clock-controlled and registered address, data and control signals
■ Registered output for pipelined applications
■ Three separate chip enables allow wide range of options for CE control, address pipelining
■ Internally self-timed write cycle
■ Selectable BURST mode (Linear or Interleaved)
■ SLEEP mode (ZZ pin) provided
■ Available in 100 pin LQFP package
產品屬性
- 型號:
A67L16181E-6.5
- 制造商:
AMICC
- 制造商全稱:
AMIC Technology
- 功能描述:
2M X 18, 1M X 36 LVTTL, Flow-through ZeBL SRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
AMICC |
23+ |
原廠原包 |
19960 |
只做進口原裝 終端工廠免費送樣 |
詢價 |