A67L73361中文資料歐密格數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠(chǎng)商型號(hào) |
A67L73361 |
功能描述 | 256K X 16/18, 128K X 32/36 LVTTL, Flow-through DBA SRAM |
文件大小 |
271.55 Kbytes |
頁(yè)面數(shù)量 |
19 頁(yè) |
生產(chǎn)廠(chǎng)商 | Jiangsu Omigu Technology Co., Ltd. |
企業(yè)簡(jiǎn)稱(chēng) |
AMICC【歐密格】 |
中文名稱(chēng) | 江蘇歐密格光電科技股份有限公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-18 16:59:00 |
A67L73361規(guī)格書(shū)詳情
General Description
The AMIC Direct Bus Alternation? (DBA?) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.
The A67L83161, A67L83181, A67L73321, A67L73361 SRAMs integrate a 256K X 16, 256K X 18, 128K X 32 or 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during WriteRead alternation.
Features
■ Fast access time: 10/11/12 ns (100, 90, 83 MHz)
■ Direct Bus Alternation between READ and WRITE cycles allows 100 bus utilization
■ Signal +3.3V ± 5 power supply
■ Individual Byte Write control capability
■ Clock enable (CEN) pin to enable clock and suspend operations
■ Clock-controlled and registered address, data and control signals
■ Registered output for pipelined applications
■ Three separate chip enables allow wide range of options for CE control, address pipelining
■ Internally self-timed write cycle
■ Selectable BURST mode (Linear or Interleaved)
■ SLEEP mode (ZZ pin) provided
■ Available in 100 pin LQFP package
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
AMIC |
2016+ |
LQFP100 |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢(xún)價(jià) | ||
AMIC |
06+31 |
5 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中! |
詢(xún)價(jià) | |||
AMICC |
23+ |
原廠(chǎng)原包 |
19960 |
只做進(jìn)口原裝 終端工廠(chǎng)免費(fèi)送樣 |
詢(xún)價(jià) |