AD4632-24集成電路(IC)模數(shù)轉(zhuǎn)換器(ADC)規(guī)格書PDF中文資料
廠商型號(hào) |
AD4632-24 |
參數(shù)屬性 | AD4632-24 封裝/外殼為64-FBGA,CSPBGA;包裝為管件;類別為集成電路(IC) > 模數(shù)轉(zhuǎn)換器(ADC);產(chǎn)品描述:24-BIT, 0.5 MSPS, DUAL |
功能描述 | 24-Bit, 2 MSPS/500 kSPS, Dual Channel SAR ADCs |
文件大小 |
2.3368 Mbytes |
頁面數(shù)量 |
52 頁 |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2024-11-20 18:22:00 |
AD4632-24規(guī)格書詳情
GENERAL DESCRIPTION
The AD4630-24/AD4632-24 are two-channel, simultaneous sampling,
Easy Drive?, 2 MSPS or 500 kSPS successive approximation
register (SAR) analog-to-digital converters (ADCs). With a
guaranteed maximum ±0.9 ppm INL and no missing codes at
24 bits, the AD4630-24/AD4632-24 achieve unparalleled precision
from ?40°C to +125°C. Figure 1 shows the functional architecture of
the AD4630-24/AD4632-24.
A low drift, internal precision reference buffer eases voltage
reference sharing with other system circuitry. The AD4630-24/
AD4632-24 offer a typical dynamic range of 106 dB when using
a 5 V reference. The low noise floor enables signal chains requiring
less gain and lower power. A block averaging filter with programmable
decimation ratio can increase dynamic range up to 153 dB.
The wide differential input and common-mode ranges allow inputs
to use the full voltage reference (±VREF) range without saturating,
simplifying signal conditioning requirements and system calibration.
The improved settling of the Easy Drive analog inputs broadens
the selection of analog front-end components compatible with the
AD4630-24/AD4632-24. Both single-ended and differential signals
are supported.
The versatile Flexi-SPI serial peripheral interface (SPI) eases host
processor and ADC integration. A wide data clocking window, multiple
SDO lanes, and optional dual data rate (DDR) data clocking can
reduce the serial clock to 10 MHz while operating at a sample rate
of 2 MSPS or 500 kSPS. Echo clock mode and ADC host clock
mode relax the timing requirements and simplify the use of digital
isolators.
The 64-ball chip scale package ball grid array (CSP_BGA) of
the AD4630-24/AD4632-24 integrates all critical power supply and
reference bypass capacitors, reducing the footprint and system
component count, and lessening sensitivity to board layout.
FEATURES
? High performance
? Throughput: 2 MSPS (AD4630-24) or 500 kSPS (AD4632-24)
per channel maximum
? INL: ±0.9 ppm maximum from ?40°C to +125°C
? SNR: 105.7 dB typical
? THD: ?127 dB typical
? NSD: ?166 dBFS/Hz typical
? Low power
? 15 mW per channel at 2 MSPS
? 5 mW per channel at 500 kSPS
? 1.5 mW per channel at 10 kSPS
? Easy Drive features reduce system complexity
? Low 0.6 μA input current for dc inputs at 2 MSPS
? Wide input common-mode range: ?(1/128) × VREF to
+(129/128) × VREF
? Flexible external reference voltage range: 4.096 V to 5 V
? Accurate integrated reference buffer with 2 μF bypass
capacitor
? Programmable block averaging filter with up to 216 decimation
? Extended sample resolution to 30 bits
? Overrange and synchronization bits
? Flexi-SPI digital interface
? 1, 2, or 4 SDO lanes per channel allows slower SCK
? Echo clock mode simplifies use of digital isolator
? Compatible with 1.2 V to 1.8 V logic
? 7 mm × 7 mm 64-Ball CSP_BGA package with internal supply
and reference capacitors to help reduce system footprint
APPLICATIONS
? Automatic test equipment
? Digital control loops
? Medical instrumentation
? Seismology
? Semiconductor manufacturing
? Scientific instrumentation
AD4632-24屬于集成電路(IC) > 模數(shù)轉(zhuǎn)換器(ADC)。亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的AD4632-24模數(shù)轉(zhuǎn)換器(ADC)模數(shù)轉(zhuǎn)換器(ADC、A/D 或 A 轉(zhuǎn) D)對(duì)模擬信號(hào)進(jìn)行采樣,例如由麥克風(fēng)采集的聲音或傳感器的輸出,然后將其轉(zhuǎn)換為數(shù)字信號(hào)。一般來說,數(shù)字輸出是二進(jìn)制補(bǔ)碼二進(jìn)制數(shù),與輸入成比例。輸入類型可能是差分、偽差分或單端輸入。模數(shù)轉(zhuǎn)換器可按照位數(shù)、采樣率、輸入數(shù)、接口、轉(zhuǎn)換器數(shù)和架構(gòu)(例如自適應(yīng)增量、雙斜率、折疊、流水線、SAR、三角積分、兩步式)進(jìn)行選擇。
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
AD4632-24BBCZ-RL
- 制造商:
Analog Devices Inc.
- 類別:
集成電路(IC) > 模數(shù)轉(zhuǎn)換器(ADC)
- 包裝:
管件
- 位數(shù):
24
- 采樣率(每秒):
500k
- 輸入數(shù):
2,4
- 輸入類型:
差分,單端
- 數(shù)據(jù)接口:
串行,SPI
- 配置:
ADC
- 比率 - S/H:
0:2
- 架構(gòu):
SAR
- 參考類型:
外部,內(nèi)部
- 電壓 - 供電,模擬:
1.71V ~ 1.89V,5.3V ~ 5.5V
- 電壓 - 供電,數(shù)字:
1.71V ~ 1.89V,5.3V ~ 5.5V
- 特性:
同步采樣
- 工作溫度:
-40°C ~ 125°C
- 封裝/外殼:
64-FBGA,CSPBGA
- 供應(yīng)商器件封裝:
64-CSPBGA(7x7)
- 安裝類型:
表面貼裝型
- 描述:
24-BIT, 0.5 MSPS, DUAL
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
AD |
20+ |
TO-3 |
35830 |
原裝優(yōu)勢主營型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
ADI |
24+ |
16-Lead LFCSP (3mm x 3mm x 0.7 |
3660 |
十年信譽(yù),只做全新原裝正品現(xiàn)貨,以優(yōu)勢說話 !! |
詢價(jià) | ||
AD |
21+ |
TO-3 |
35210 |
一級(jí)代理/放心采購 |
詢價(jià) | ||
ADI/亞德諾 |
23+ |
SOP-8 |
5000 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道。可提供大量庫存,詳 |
詢價(jià) | ||
Analog Devices Inc. |
23+ |
16-LFCSP(3x3) |
3800 |
特惠實(shí)單價(jià)格秒出原裝正品假一罰萬 |
詢價(jià) | ||
AD |
22+ |
QFN |
8200 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價(jià) | |||
Analog Devices Inc. |
24+ |
16-LFCSP(3x3) |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
AD |
23+ |
TO-3 |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
AD |
23+ |
TO-3 |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) |