首頁>ADC12DJ5200-SP>規(guī)格書詳情
ADC12DJ5200-SP中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
ADC12DJ5200-SP |
功能描述 | ADC12DJ5200-SP 10.4-GSPS Single-Channel or 5.2-GSPS Dual-Channel, 12-bit, RF-Sampling Analog-to-Digital Converter (ADC) |
文件大小 |
7.67395 Mbytes |
頁面數(shù)量 |
207 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡稱 |
TI【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-1-5 16:42:00 |
相關(guān)芯片規(guī)格書
更多ADC12DJ5200-SP規(guī)格書詳情
1 Features
? Radiation Tolerance:
– Total Ionizing Dose (TID): 300 krad (Si)
– Single Event Latchup (SEL): 120 MeV-cm2/mg
– Single Event Upset (SEU) immune registers
? ADC core:
– 12-bit resolution
– Up to 10.4 GSPS in single-channel mode
– Up to 5.2 GSPS in dual-channel mode
? Performance specifications:
– Noise floor (–20 dBFS, VFS = 1 VPP-DIFF):
? Dual-channel mode: –151.8 dBFS/Hz
? Single-channel mode: –154.4 dBFS/Hz
– ENOB (dual channel, FIN = 2.4 GHz): 8.6 Bits
? Buffered analog inputs with VCMI of 0 V:
– Analog input bandwidth (–3 dB): 8 GHz
– Usable input frequency range: > 10 GHz
– Full-scale input voltage (VFS, default): 0.8 VPP
? Noiseless aperture delay (tAD) adjustment:
– Precise sampling control: 19-fs Step
– Simplifies synchronization and interleaving
– Temperature and voltage invariant delays
? Easy-to-use synchronization features:
– Automatic SYSREF timing calibration
– Time stamp for sample marking
? JESD204C serial data interface:
– Maximum lane rate: 17.16 Gbps
– Support for 64b/66b and 8b/10b encoding
– 8b/10b modes are JESD204B compatible
? Optional digital down-converters (DDC):
– 4x, 8x, 16x and 32x complex decimation
– Four independent 32-Bit NCOs per DDC
? Peak RF Input Power (Diff): +26.5 dBm (+ 27.5
dBFS, 560x fullscale power)
? Programmable FIR filter for equalization
? Power consumption: 4 W
? Power supplies: 1.1 V, 1.9 V
2 Applications
? Wideband digitizers
? Electronic warfare (SIGINT, ELINT)
? Satellite communications (SATCOM)
? RF-sampling software-defined radio (SDR)
3 Description
The ADC12DJ5200-SP device is an RF-sampling,
giga-sample, analog-to-digital converter (ADC) that
can directly sample input frequencies from DC to
above 10 GHz. ADC12DJ5200-SP can be configured
as a dual-channel, 5.2 GSPS ADC or single-channel,
10.4 GSPS ADC. Support of a useable input
frequency range of up to 10 GHz enables direct RF
sampling of L-band, S-band, C-band, and X-band for
frequency agile systems.
The ADC12DJ5200-SP uses a high-speed JESD204C
output interface with up to 16 serialized lanes
supporting up to 17.16 Gbps line rate. Deterministic
latency and multi-device synchronization is supported
through JESD204C subclass-1. The JESD204C
interface can be configured to trade-off line rate and
number of lanes. Both 8b/10b and 64b/66b data
encoding schemes are supported. 64b/66b encoding
supports forward error correction (FEC) for improved
bit error rates. The interface is backwards compatible
with JESD204B receivers.
Innovative synchronization features, including
noiseless aperture delay adjustment and SYSREF
windowing, simplify system design for multichannel
applications. Optional digital down converters (DDCs)
are available to provide digital conversion to
base-band and to reduce the interface rate. A
programmable FIR filter allows on-chip equalization.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NSC |
QFP |
608900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
NS |
24+ |
QFP |
12 |
詢價(jià) | |||
NS |
22+ |
原廠原封 |
8200 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
NATIONALS |
24+ |
35200 |
一級代理/放心采購 |
詢價(jià) | |||
原廠正品 |
23+ |
TQFP64 |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
TI/NS |
22+ |
TQFP |
25000 |
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十 |
詢價(jià) | ||
NS/國半 |
22+ |
QFP |
17800 |
原裝正品 |
詢價(jià) | ||
TexasInstruments |
18+ |
ICADC12BITDUAL40MSPS64TQ |
6580 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
詢價(jià) | ||
NS |
19+ |
565 |
原裝正品 |
詢價(jià) | |||
TI |
23+ |
N/A |
7000 |
詢價(jià) |