首頁(yè)>CY23S08SC-2HT>規(guī)格書(shū)詳情
CY23S08SC-2HT中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
CY23S08SC-2HT規(guī)格書(shū)詳情
Functional Description
The CY23S08 is a 3.3V zero delay buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications.
The part has an on-chip PLL which locks to an input clock presented on the REF pin. The PLL feedback must be driven into the FBK pin, and obtained from one of the outputs. The input-to-output propagation delay is less than 350 ps, and output-to-output skew is less than 250 ps.
Features
■ Zero input output propagation delay, adjustable by capacitive load on FBK input
■ Multiple configurations (see Table 3 on page 3)
■ Multiple low-skew outputs
? 45 ps typical output-output skew (–1)
? Two banks of four outputs, three-stateable by two select inputs
■ 10 MHz to 140 MHz operating range
■ 65 ps typical cycle-cycle jitter (–1, –1H)
■ Advanced 0.65μ CMOS technology
■ Space saving 16-pin, 150-mil SOIC/TSSOP packages
■ 3.3V operation
■ Spread Aware
產(chǎn)品屬性
- 型號(hào):
CY23S08SC-2HT
- 制造商:
Cypress Semiconductor
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
23+ |
SOIC16 |
6000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤(pán) |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
0448+ |
(SOP) |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
CYPRESS |
22+ |
SOP |
8000 |
原裝正品支持實(shí)單 |
詢(xún)價(jià) | ||
CY |
24+ |
SOP |
87 |
詢(xún)價(jià) | |||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢(xún)價(jià) | |||
Cypress |
SOP |
40 |
Cypress一級(jí)分銷(xiāo),原裝原盒原包裝! |
詢(xún)價(jià) | |||
CY |
23+ |
SOP8 |
5000 |
原裝正品,假一罰十 |
詢(xún)價(jià) | ||
CYPRESS(賽普拉斯) |
23+ |
SOIC16 |
1493 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢(xún)價(jià) | ||
賽普拉斯 |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂 |
詢(xún)價(jià) | ||
CYPRESS |
23+ |
原廠正規(guī)渠道 |
5000 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) |