首頁>CY7C1219H-100AXC>規(guī)格書詳情

CY7C1219H-100AXC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

CY7C1219H-100AXC
廠商型號(hào)

CY7C1219H-100AXC

功能描述

1-Mbit (32K x 36) Pipelined DCD Sync SRAM

文件大小

359.99 Kbytes

頁面數(shù)量

16

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-25 15:04:00

CY7C1219H-100AXC規(guī)格書詳情

Functional Description[1]

The CY7C1219H SRAM integrates 32K x 36 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation.

Features

? Registered inputs and outputs for pipelined operation

? Optimal for performance (Double-Cycle deselect)

— Depth expansion without wait state

? 32K × 36-bit common I/O architecture

? 3.3V core power supply (VDD)

? 2.5V/3.3V I/O power supply (VDDQ)

? Fast clock-to-output times

— 3.5 ns (for 166-MHz device)

? Provide high-performance 3-1-1-1 access rate

? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences

? Separate processor and controller address strobes

? Synchronous self-timed write

? Asynchronous Output Enable

? Available in JEDEC-standard lead-free 100-Pin TQFP package

? “ZZ” Sleep Mode option

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
CYPRESS
2023+
SOP
50000
原裝現(xiàn)貨
詢價(jià)
CY
23+
CLCC24
28000
原裝正品
詢價(jià)
CYPRESS/賽普拉斯
22+
DIP
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
ADI
23+
DIP
7000
詢價(jià)
CY
24+
SOP
200
詢價(jià)
CYPRESS/賽普拉斯
22+
DIP
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
CY
2020+
CLCC24
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
CYPRESS
20+
PDIP22
35830
原裝優(yōu)勢(shì)主營型號(hào)-可開原型號(hào)增稅票
詢價(jià)
23+
37130
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價(jià)
CY
23+
CDIP
9526
詢價(jià)