- IC/元器件
- PDF資料
- 商情資訊
- 絲印
首頁>CY7C1311JV18-300BZXI>規(guī)格書詳情
CY7C1311JV18-300BZXI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1311CV18-300BZI
- CY7C1311CV18-250BZC
- CY7C1311CV18-250BZI
- CY7C1311CV18-278BZI
- CY7C1311CV18-250BZXC
- CY7C1311CV18-300BZC
- CY7C1311CV18-278BZC
- CY7C1311CV18-278BZXI
- CY7C1311CV18-300BZXC
- CY7C1311CV18-300BZXI
- CY7C1311CV18-200BZI
- CY7C1311CV18-278BZXC
- CY7C1311CV18-250BZXI
- CY7C1311CV18-200BZXI
- CY7C1311JV18-250BZI
- CY7C1311JV18-300BZXC
- CY7C1311JV18-250BZXI
- CY7C1311JV18-250BZXC
CY7C1311JV18-300BZXI規(guī)格書詳情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
Features
■ Separate Independent Read and Write Data Ports
? Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2020+ |
BGA |
120 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
Cypress Semiconductor Corp |
21+ |
5-UFBGA, CSPBGA |
136 |
進口原裝!長期供應!絕對優(yōu)勢價格(誠信經(jīng)營 |
詢價 | ||
原裝CYPRESS |
21+ |
BGA |
164 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
SPANSION(飛索) |
1921+ |
FBGA-165(13x15) |
3575 |
向鴻倉庫現(xiàn)貨,優(yōu)勢絕對的原裝! |
詢價 | ||
Cypress |
23+ |
165-FBGA(13x15) |
71890 |
專業(yè)分銷產(chǎn)品!原裝正品!價格優(yōu)勢! |
詢價 | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
CYPRESSS |
2016+ |
BGA |
6523 |
只做進口原裝現(xiàn)貨!假一賠十! |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
BGA |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價 | ||
Cypress |
23+ |
165FBGA (13x15) |
9000 |
原裝正品,支持實單 |
詢價 |