首頁>CY7C1313JV18-250BZXC>規(guī)格書詳情

CY7C1313JV18-250BZXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1313JV18-250BZXC
廠商型號

CY7C1313JV18-250BZXC

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

頁面數(shù)量

27

生產廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-17 14:30:00

CY7C1313JV18-250BZXC規(guī)格書詳情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供應商 型號 品牌 批號 封裝 庫存 備注 價格
原裝CYPRE
23+
BGA
8560
受權代理!全新原裝現(xiàn)貨特價熱賣!
詢價
CYPRESS/賽普拉斯
2023+
BGA
8635
一級代理優(yōu)勢現(xiàn)貨,全新正品直營店
詢價
Cypress
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
CYPRESS/賽普拉斯
22+
BGA
17800
原裝正品
詢價
CYPRESS
22+
BGA
8000
原裝正品支持實單
詢價
Cypress Semiconductor Corp
24+
165-LBGA
9350
獨立分銷商 公司只做原裝 誠心經營 免費試樣正品保證
詢價
CYPRESS
23+
BGA
37339
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價
Cypress
21+
165FBGA (13x15)
13880
公司只售原裝,支持實單
詢價
原裝CYPRESS
21+
BGA
257
原裝現(xiàn)貨假一賠十
詢價
CYPRESS SEMICONDUCTOR/賽普拉斯
兩年內
N/A
178
原裝現(xiàn)貨,實單價格可談
詢價