首頁>CY7C1315CV18-167BZXC>規(guī)格書詳情
CY7C1315CV18-167BZXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1315BV18-200BZC
- CY7C1315BV18-167BZXC
- CY7C1315BV18-167BZXI
- CY7C1315BV18-200BZC
- CY7C1315BV18-200BZI
- CY7C1315BV18-250BZXC
- CY7C1315BV18-278BZI
- CY7C1315BV18-200BZXI
- CY7C1315BV18-250BZC
- CY7C1315BV18-167BZI
- CY7C1315BV18-200BZXC
- CY7C1315BV18-278BZXC
- CY7C1315BV18-300BZXC
- CY7C1315BV18-278BZXI
- CY7C1315CV18-167BZC
- CY7C1315CV18-167BZI
- CY7C1315BV18-250BZXI
- CY7C1315BV18-300BZI
CY7C1315CV18-167BZXC規(guī)格書詳情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR?-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
24+ |
BGA |
2789 |
原裝優(yōu)勢!絕對公司現(xiàn)貨! |
詢價 | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 | ||
Cypress |
23+ |
165-FBGA(13x15) |
9550 |
專業(yè)分銷產(chǎn)品!原裝正品!價格優(yōu)勢! |
詢價 | ||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
CYPRESS |
24+ |
BGA |
30617 |
主打CYPRESS品牌價格絕對優(yōu)勢 |
詢價 | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進口公司現(xiàn)貨+可訂貨 |
詢價 | ||
CYPRESS |
23+ |
BGA |
5000 |
原裝正品,假一罰十 |
詢價 | ||
CYPRESS |
23+ |
null |
3834 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS |
23+ |
null |
8000 |
只做原裝現(xiàn)貨 |
詢價 | ||
CYPRESS |
23+ |
null |
7000 |
詢價 |