- IC/元器件
- PDF資料
- 商情資訊
- 絲印
首頁(yè)>CY7C1315CV18-200BZI>規(guī)格書(shū)詳情
CY7C1315CV18-200BZI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
CY7C1315CV18-200BZI |
功能描述 | 18-Mbit QDR??II SRAM 4-Word Burst Architecture |
文件大小 |
695.1 Kbytes |
頁(yè)面數(shù)量 |
31 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-20 10:32:00 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1315BV18-200BZC
- CY7C1315BV18-200BZC
- CY7C1315BV18-200BZI
- CY7C1315BV18-250BZXC
- CY7C1315BV18-278BZI
- CY7C1315BV18-200BZXI
- CY7C1315BV18-250BZC
- CY7C1315BV18-200BZXC
- CY7C1315BV18-278BZXC
- CY7C1315BV18-300BZXC
- CY7C1315BV18-278BZXI
- CY7C1315CV18-167BZC
- CY7C1315CV18-167BZXI
- CY7C1315CV18-167BZI
- CY7C1315BV18-250BZXI
- CY7C1315BV18-300BZI
- CY7C1315CV18
- CY7C1315CV18-200BZC
CY7C1315CV18-200BZI規(guī)格書(shū)詳情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR?-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA(13x15) |
7535 |
正品原裝貨價(jià)格低 |
詢(xún)價(jià) | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢(xún)價(jià) | ||
Cypress |
165-FBGA |
7500 |
Cypress一級(jí)分銷(xiāo),原裝原盒原包裝! |
詢(xún)價(jià) | |||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress |
16+ |
原廠封裝 |
10000 |
全新原裝正品,代理優(yōu)勢(shì)渠道供應(yīng),歡迎來(lái)電咨詢(xún) |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
21+ |
NA |
11200 |
正品專(zhuān)賣(mài),進(jìn)口原裝深圳現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
24+ |
165-FBGA(13x15) |
56200 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
CYPRESS |
22+23+ |
BGA |
24148 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
FBGA165 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢(xún)價(jià) |