首頁(yè)>CY7C1315KV18-300BZC>規(guī)格書(shū)詳情

CY7C1315KV18-300BZC集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C1315KV18-300BZC
廠商型號(hào)

CY7C1315KV18-300BZC

參數(shù)屬性

CY7C1315KV18-300BZC 封裝/外殼為165-LBGA;包裝為托盤(pán);類(lèi)別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit QDR? II SRAM Four-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

1.22429 Mbytes

頁(yè)面數(shù)量

33 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱(chēng)

Cypress賽普拉斯

中文名稱(chēng)

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-7 23:00:00

CY7C1315KV18-300BZC規(guī)格書(shū)詳情

Functional Description

The CY7C1311KV18, CY7C1911KV18, CY7C1313KV18, and CY7C1315KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 333-MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high speed systems

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 8, × 9, × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD

? Supports both 1.5 V and 1.8 V I/O supply

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ PLL for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1315KV18-300BZC

  • 制造商:

    Cypress Semiconductor Corp

  • 類(lèi)別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    托盤(pán)

  • 存儲(chǔ)器類(lèi)型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    18Mb(512K x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢(xún)價(jià)
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢(xún)價(jià)
CYPRESS SEMICONDUCTOR/賽普拉斯
兩年內(nèi)
N/A
3490
原裝現(xiàn)貨,實(shí)單價(jià)格可談
詢(xún)價(jià)
Cypress
23+
165-FBGA(13x15)
36430
專(zhuān)業(yè)分銷(xiāo)產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)!
詢(xún)價(jià)
CypressSemiconductorCorp
19+
68000
原裝正品價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
Cypress
21+
165FBGA (13x15)
13880
公司只售原裝,支持實(shí)單
詢(xún)價(jià)
Cypress Semiconductor Corp
21+
119-BGA
5280
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng)
詢(xún)價(jià)
CYPRESS/賽普拉斯
23+
BGA
3000
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、
詢(xún)價(jià)
Cypress
22+
165FBGA (13x15)
9000
原廠渠道,現(xiàn)貨配單
詢(xún)價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)