首頁>CY7C1318AV18-250BZC>規(guī)格書詳情

CY7C1318AV18-250BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1318AV18-250BZC
廠商型號

CY7C1318AV18-250BZC

功能描述

18-Mbit DDR-II SRAM 2-Word Burst Architecture

文件大小

228.92 Kbytes

頁面數(shù)量

20

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2024-12-27 19:07:00

CY7C1318AV18-250BZC規(guī)格書詳情

Functional Description

The CY7C1316AV18/CY7C1318AV18/CY7C1320AV18 are 1.8V Synchronous Pipelined SRAM equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter.

Features

? 18-Mb density (2M x 8, 1M x 18, 512K x 36)

? 250-MHz clock for high bandwidth

? 2-Word burst for reducing address bus frequency

? Double Data Rate (DDR) interfaces (data transferred at 500 MHz) @ 250 MHz

? Two input clocks (K and K) for precise DDR timing

— SRAM uses rising edges only

? Two output clocks (C and C) account for clock skew and flight time mismatching

? Echo clocks (CQ and CQ) simplify data capture in high-speed systems

? Synchronous internally self-timed writes

? 1.8V core power supply with HSTL inputs and outputs

? Variable drive HSTL output buffers

? Expanded HSTL output voltage (1.4V–VDD)

? 13 x 15 x 1.4 mm 1.0-mm pitch fBGA package, 165 ball (11x15 matrix)

? JTAG 1149.1 compatible test access port

? Delay Lock Loop (DLL) for accurate data placement

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
2138+
原廠標(biāo)準(zhǔn)封裝
8960
代理CYPRESS全系列芯片,原裝現(xiàn)貨
詢價
CYPRESS
23+
165FBGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價
CYPRESS
21+
BGA
4
原裝現(xiàn)貨假一賠十
詢價
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價
CYPRESS
23+
null
4179
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價
CYPRESS
2015+
SOP/QFP/PLCC
19889
一級代理原裝現(xiàn)貨,特價熱賣!
詢價
CY
24+
BGA
4
詢價
CY
231
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價
CYPRESS/賽普拉斯
22+
BGA
50000
只做原裝正品,假一罰十,歡迎咨詢
詢價
CY
24+
BGA
3500
原裝現(xiàn)貨,可開13%稅票
詢價