首頁>CY7C133-55JC>規(guī)格書詳情
CY7C133-55JC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C133-55JC規(guī)格書詳情
Functional Description
The CY7C133 and CY7C143 are high-speed CMOS 2K by 16 dual-port static RAMs. Two ports are provided permitting independent access to any location in memory. The CY7C133 can be utilized as either a stand-alone 16-bit dual-port static RAM or as a master dual-port RAM in conjunction with the CY7C143 slave dual-port device in systems requiring 32-bit or greater word widths. It is the solution to applications requiring shared or buffered data, such as cache memory for DSP, bit-slice, or multiprocessor designs.
Features
? True dual-ported memory cells which allow simultaneous reads of the same memory location
? 2K x 16 organization
? 0.65-micron CMOS for optimum speed/power
? High-speed access: 25/35/55 ns
? Low operating power: ICC = 150 mA (typ.)
? Fully asynchronous operation
? Master CY7C133 expands data bus width to 32 bits or more using slave CY7C143
? BUSY output flag on CY7C133; BUSY input flag on CY7C143
? Available in 68-pin PLCC
產(chǎn)品屬性
- 型號:
CY7C133-55JC
- 制造商:
Cypress Semiconductor
- 功能描述:
SRAM Chip Async Dual 5V 32K-Bit 2K x 16 55ns 68-Pin PLCC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
3285 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
CYPRESS/賽普拉斯 |
25+ |
PLCC |
35 |
原裝正品,假一罰十! |
詢價 | ||
CYPRESS |
2020+ |
PLCC |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
CYPRESS/賽普拉斯 |
24+ |
PLCC |
600 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYPRESS |
25+ |
PLCC68 |
5088 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價 | ||
CYPRESS |
21+ |
PLCC |
23 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYPRESS |
23+ |
PLCC-68P |
9526 |
詢價 | |||
CYPRESS/賽普拉斯 |
25+ |
PLCC |
35 |
原裝正品,假一罰十! |
詢價 | ||
CYP |
2023+ |
PLCC |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
PLCC64 |
9800 |
全新原裝現(xiàn)貨,假一賠十 |
詢價 |