首頁>CY7C1340F-225AI>規(guī)格書詳情
CY7C1340F-225AI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C1340F-225AI規(guī)格書詳情
Functional Description[1]
The CY7C1340F SRAM integrates 131,072 x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK).
Features
? Registered inputs and outputs for pipelined operation
? Optimal for performance (Double-Cycle deselect)
— Depth expansion without wait state
? 128K × 32-bit common I/O architecture
? 3.3V –5 and +10 core power supply (VDD)
? 3.3V / 2.5V I/O supply (VDDQ)
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
? Provide high-performance 3-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed writes
? Asynchronous Output Enable
? JEDEC-standard 100-pin TQFP package and pinout
? “ZZ” Sleep Mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYP |
23+ |
PLCC |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
CYP |
2020+ |
72 |
4500 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
CYPRESS |
24+ |
PLCC-52 |
2630 |
詢價 | |||
CYPRESS |
25+ |
1000 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價 | |||
CYP |
23+ |
原廠正規(guī)渠道 |
5000 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
PLCC52 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
CY |
23+ |
PLCC-52 |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
CYPRESS |
22+23+ |
PLCC |
37154 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
CYPRESS |
2016+ |
TQFP |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價 | ||
CY |
24+ |
PLCC52 |
400 |
詢價 |