首頁>CY7C1350G-100BGC>規(guī)格書詳情
CY7C1350G-100BGC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C1350G-100BGC規(guī)格書詳情
Functional Description[1]
The CY7C1350G is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350G is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 128K x 36 common I/O architecture
? 3.3V power supply (VDD)
? 2.5V/3.3V I/O power supply (VDDQ)
? Fast clock-to-output times — 2.6 ns (for 250-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? Asynchronous output enable (OE)
? Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep mode option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2020+ |
TQFP100 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
CYPRESS |
2016+ |
QFP100 |
6000 |
公司只做原裝,假一罰十,可開17%增值稅發(fā)票! |
詢價(jià) | ||
CYP |
2339+ |
N/A |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢庫存! |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
18+ |
QFP100 |
30616 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價(jià) | ||
CYPRESS |
17+ |
TQFP-100 |
1450 |
只做原裝正品 |
詢價(jià) | ||
CYP |
18+ |
QFP |
85600 |
保證進(jìn)口原裝可開17%增值稅發(fā)票 |
詢價(jià) | ||
CYPRESS |
2021+ |
QFP |
5228 |
只做原裝假一罰十 |
詢價(jià) | ||
CY |
24+ |
QFP |
85 |
詢價(jià) | |||
CY |
23+ |
QFP-100 |
9526 |
詢價(jià) | |||
CYPRESS |
1736+ |
TQFP100 |
8529 |
只做進(jìn)口原裝正品假一賠十! |
詢價(jià) |