首頁>CY7C1351G-133BGXC>規(guī)格書詳情
CY7C1351G-133BGXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C1351G-133BGXC規(guī)格書詳情
Functional Description[1]
The CY7C1351G is a 3.3V, 128K x 36 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1351G is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 128K x 36 common I/O architecture
? 2.5V/3.3V I/O power supply (VDDQ)
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package
? Burst Capability—linear or interleaved burst order
? Low standby power
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress |
100-TQFP |
1500 |
Cypress一級分銷,原裝原盒原包裝! |
詢價 | |||
Cypress Semiconductor Corp |
23+ |
100-TQFP14x14 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CY |
22+ |
QFP |
4860 |
品牌專業(yè)分銷商,可以零售 |
詢價 | ||
CYPR |
23+ |
PLCC52P |
9526 |
詢價 | |||
CYPR |
00+ |
PLCC52P |
5 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
CYERESS |
00+ |
PLCC52 |
44 |
全新原裝100真實現(xiàn)貨供應(yīng) |
詢價 | ||
Cypress |
21+ |
100TQFP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
Cypress |
23+ |
22500 |
詢價 | ||||
Cypress |
22+ |
100TQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
CY |
24+ |
QFP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 |