首頁(yè)>CY7C1355B-100BG>規(guī)格書(shū)詳情
CY7C1355B-100BG中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
![CY7C1355B-100BG](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
CY7C1355B-100BG |
功能描述 | 9-Mb (256K x 36/512K x 18) Flow-Through SRAM with NoBL Architecture |
文件大小 |
560.17 Kbytes |
頁(yè)面數(shù)量 |
33 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-8 16:08:00 |
相關(guān)芯片規(guī)格書(shū)
更多CY7C1355B-100BG規(guī)格書(shū)詳情
Functional Description[1]
The CY7C1355B/CY7C1357B is a 3.3V, 256K x 36/ 512K x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1355B/CY7C1357B is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles.
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 7.0 ns (for 117-MHz device)
— 7.5 ns (for 100-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Offered in JEDEC-standard 100 TQFP, 119-Ball BGA and 165-Ball fBGA packages
? Three chip enables for simple depth expansion.
? Automatic Power-down feature available using ZZ mode or CE deselect.
? JTAG boundary scan for BGA and fBGA packages
? Burst Capability—linear or interleaved burst order
? Low standby power
產(chǎn)品屬性
- 型號(hào):
CY7C1355B-100BG
- 制造商:
Cypress Semiconductor
- 功能描述:
SRAM Chip Sync Quad 3.3V 9M-Bit 256K x 36 7.5ns 119-Pin BGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
22+ |
FBGA |
20000 |
原裝現(xiàn)貨,實(shí)單支持 |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
NA |
1218 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | ||
Infineon Technologies |
23+/24+ |
100-LQFP |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢(xún)價(jià) | ||
CYPRESS |
2023+ |
5800 |
進(jìn)口原裝,現(xiàn)貨熱賣(mài) |
詢(xún)價(jià) | |||
CYPRESS |
24+ |
QFP |
6980 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢(xún)價(jià) | ||
Cypress |
23+ |
100-LQFP(14x20) |
9550 |
專(zhuān)業(yè)分銷(xiāo)產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)! |
詢(xún)價(jià) | ||
CYPRESS |
24+ |
BGA1422 |
35210 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
ADI |
23+ |
FBGA |
8000 |
只做原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
ADI |
23+ |
FBGA |
7000 |
詢(xún)價(jià) | |||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢(xún)價(jià) |