首頁>CY7C1355C-117AI>規(guī)格書詳情
CY7C1355C-117AI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
CY7C1355C-117AI |
功能描述 | 9-Mbit (256K x 36/512K x 18) Flow-Through SRAM with NoBL Architecture |
文件大小 |
497.29 Kbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-16 23:38:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1355C-100BGC
- CY7C1355C-117AC
- CY7C1355C-100AI
- CY7C1355C-100BZI
- CY7C1355C-100BGI
- CY7C1355C-100BGI
- CY7C1355C-100BGXI
- CY7C1355C-100BZXC
- CY7C1355C-100AXI
- CY7C1355C-100BZI
- CY7C1355C-100BGXC
- CY7C1355C-100BZC
- CY7C1355C-100AXI
- CY7C1355C-100BZXC
- CY7C1355C-100BZI
- CY7C1355C-100BZXI
- CY7C1355C-100AXC
- CY7C1355C-100AXC
CY7C1355C-117AI規(guī)格書詳情
Functional Description[1]
The CY7C1355C/CY7C1357C is a 3.3V, 256K x 36/512K x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1355C/CY7C1357C is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply (VDDQ)
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Available in JEDEC-standard and lead-free 100-Pin TQFP, lead-free and non lead-free 119-Ball BGA package and 165-Ball FBGA package
? Three chip enables for simple depth expansion.
? Automatic Power-down feature available using ZZ mode or CE deselect
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? Burst Capability—linear or interleaved burst order
? Low standby power
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CY |
20+ |
QFP100 |
500 |
樣品可出,優(yōu)勢(shì)庫存歡迎實(shí)單 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
20+ |
QFP |
6 |
原裝現(xiàn)貨 |
詢價(jià) | ||
原裝CY |
2020+ |
QFP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) | ||
CY |
23+ |
QFP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
Cypress |
23+ |
100-TQFP(14x20) |
73390 |
專業(yè)分銷產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
Cypress(賽普拉斯) |
23+ |
標(biāo)準(zhǔn)封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
TQFP-100 |
30000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
CY |
2023+ |
QFP |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | ||
原裝CY |
23+ |
QFP |
30000 |
代理全新原裝現(xiàn)貨,價(jià)格優(yōu)勢(shì) |
詢價(jià) |