首頁>CY7C1463AV33-133BZXC>規(guī)格書詳情
CY7C1463AV33-133BZXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1463AV33-100BZXC
- CY7C1463AV33-100BZXI
- CY7C1463AV33-100BZI
- CY7C1463AV33-133AXI
- CY7C1463AV33-133AXI
- CY7C1463AV33-133AXC
- CY7C1463AV33-133BZC
- CY7C1463AV33-133AXC
- CY7C1463AV33-133BZC
- CY7C1463AV33-133BZI
- CY7C1463AV33-100BZXC
- CY7C1463AV33-100BZC
- CY7C1463AV33-100BZI
- CY7C1463AV33-100BZXI
- CY7C1463AV33-133BZC
- CY7C1463AV33-100BZXC
- CY7C1463AV33-133AXC
- CY7C1463AV33-133AXI
CY7C1463AV33-133BZXC規(guī)格書詳情
Functional Description[1]
The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is a 3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow -through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states.
The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin-compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? CY7C1461AV33, CY7C1463AV33 available in
JEDEC-standard lead-free 100-pin TQFP package,
lead-free and non-lead-free 165-ball FBGA package.
CY7C1465AV33 available in lead-free and non-lead-free
209-ball FBGA package
? Three chip enables for simple depth expansion
? Automatic Power-down feature available using ZZ mode or CE deselect
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? Burst Capability—linear or interleaved burst order
? Low standby power
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress |
21+ |
100TQFP (14x20) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
INFINEON/英飛凌 |
23+ |
PG-TQFP-100 |
28611 |
為終端用戶提供優(yōu)質(zhì)元器件 |
詢價 | ||
CYPRESS SEMICONDUCTOR/賽普拉斯 |
兩年內(nèi) |
N/A |
205 |
原裝現(xiàn)貨,實單價格可談 |
詢價 | ||
SPANSION(飛索) |
2117+ |
TQFP-100(14x20) |
315000 |
72個/托盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長 |
詢價 | ||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
LINEAR/凌特 |
23+ |
MSOP16 |
69820 |
終端可以免費供樣,支持BOM配單! |
詢價 | ||
Cypress Semiconductor Corp |
23+ |
100-TQFP14x20 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
2022+ |
QFP |
30000 |
進口原裝現(xiàn)貨供應(yīng),絕對原裝 假一罰十 |
詢價 | ||
CYPRESS/賽普拉斯 |
2022+ |
QFP |
30000 |
進口原裝現(xiàn)貨供應(yīng),原裝 假一罰十 |
詢價 | ||
CYPRESS |
23+ |
QFP |
8560 |
詢價 |