首頁>CY7C1483V33-133BGC>規(guī)格書詳情

CY7C1483V33-133BGC中文資料賽普拉斯數據手冊PDF規(guī)格書

CY7C1483V33-133BGC
廠商型號

CY7C1483V33-133BGC

功能描述

2M x 36/4M x 18/1M x 72 Flow-through SRAM

文件大小

638.57 Kbytes

頁面數量

30

生產廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導體公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-15 11:09:00

CY7C1483V33-133BGC規(guī)格書詳情

Functional Description[1]

The CY7C1481V33/CY7C1483V33/CY7C1487V33 is a 3.3V, 2M x 36/4M x 18/1M x 72 Synchronous Flow-through SRAM designed to interface with high speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133 MHz version). A two-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.

Features

? Supports 133 MHz bus operations

? 2M x 36/4M x 18/1M x 72 common IO

? 3.3V core power supply (VDD)

? 2.5V or 3.3V I/O supply (VDDQ)

? Fast clock-to-output times

— 6.5 ns (133 MHz version)

? Provide high-performance 2-1-1-1 access rate

? User selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences

? Separate processor and controller address strobes

? Synchronous self timed write

? Asynchronous output enable

? CY7C1481V33, CY7C1483V33 available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non-Pb-free 165-ball FBGA package. CY7C1487V33 available in Pb-free and non-Pb-free 209 ball FBGA package

? IEEE 1149.1 JTAG-Compatible Boundary Scan

? “ZZ” Sleep Mode option

供應商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
20+
PDIP18
35830
原裝優(yōu)勢主營型號-可開原型號增稅票
詢價
CYPRESS
22+
DIP
6065
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙
詢價
CYPRESS/賽普拉斯
23+
DIP
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
ADI
23+
DIP
8000
只做原裝現(xiàn)貨
詢價
CYPRESS/賽普拉斯
23+
DIP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
CYPRESS/賽普拉斯
2021+
CDIP18
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
CY
23+
DIP-18
43779
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價
CY
24+
DIP
2987
只售原裝自家現(xiàn)貨!誠信經營!歡迎來電!
詢價
CY
24+
DIP
428
詢價
CYPRESS
22+23+
CDIP18
35269
絕對原裝正品全新進口深圳現(xiàn)貨
詢價