- IC/元器件
- PDF資料
- 商情資訊
- 絲印
首頁>CY7C1665KV18-550BZXC>規(guī)格書詳情
CY7C1665KV18-550BZXC集成電路(IC)的存儲器規(guī)格書PDF中文資料
廠商型號 |
CY7C1665KV18-550BZXC |
參數(shù)屬性 | CY7C1665KV18-550BZXC 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA |
功能描述 | 144-Mbit QDR? II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) |
封裝外殼 | 165-LBGA |
文件大小 |
779.75 Kbytes |
頁面數(shù)量 |
31 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導體公司官網(wǎng) |
原廠標識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-1-19 13:10:00 |
CY7C1665KV18-550BZXC規(guī)格書詳情
Functional Description
The CY7C1663KV18, and CY7C1665KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 550-MHz clock for high bandwidth
■ Four-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz
■ Available in 2.5-clock cycle latency
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Data valid pin (QVLD) to indicate valid data on the output
■ Single multiplexed address input bus latches address inputs for read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ Quad data rate (QDR?) II+ operates with 2.5-cycle read latency when DOFF is asserted high
■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted low
■ Available in × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]
? Supports both 1.5-V and 1.8-V I/O supply
■ High-speed transceiver logic (HSTL) inputs and variable drive HSTL output buffers
■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)
■ Offered in Pb-free package
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號:
CY7C1665KV18-550BZXC
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲器
- 包裝:
托盤
- 存儲器類型:
易失
- 存儲器格式:
SRAM
- 技術:
SRAM - 同步,QDR II+
- 存儲容量:
144Mb(4M x 36)
- 存儲器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應商器件封裝:
165-FBGA(15x17)
- 描述:
IC SRAM 144MBIT PARALLEL 165FBGA
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYP |
2406+ |
10500 |
誠信經(jīng)營!進口原裝!量大價優(yōu)! |
詢價 | |||
Cypress Semiconductor Corp |
21+ |
208-LFBGA |
5280 |
進口原裝!長期供應!絕對優(yōu)勢價格(誠信經(jīng)營 |
詢價 | ||
CYPRESS |
2024+ |
N/A |
70000 |
柒號只做原裝 現(xiàn)貨價秒殺全網(wǎng) |
詢價 | ||
CYPRESS |
24+ |
N/A |
8000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價 | ||
INFINEON/英飛凌 |
23+ |
PG-BGA-165 |
28611 |
為終端用戶提供優(yōu)質元器件 |
詢價 | ||
CYPRESS SEMICONDUCTOR |
22+ |
SMD |
518000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
CYPRESS |
23+ |
BGA |
43806 |
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢 |
詢價 | ||
Cypress(賽普拉斯) |
23+ |
標準封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價 | ||
Cypress(賽普拉斯) |
21+ |
5000 |
只做原裝 假一罰百 可開票 可售樣 |
詢價 | |||
SPANSION(飛索) |
2117+ |
FBGA-165(15x17) |
315000 |
105個/托盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長 |
詢價 |