首頁(yè)>CY7C1665KV18>規(guī)格書(shū)詳情

CY7C1665KV18集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C1665KV18
廠商型號(hào)

CY7C1665KV18

參數(shù)屬性

CY7C1665KV18 封裝/外殼為165-LBGA;包裝為托盤(pán);類(lèi)別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA

功能描述

144-Mbit QDR? II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)

封裝外殼

165-LBGA

文件大小

779.75 Kbytes

頁(yè)面數(shù)量

31 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱(chēng)

CYPRESS賽普拉斯

中文名稱(chēng)

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-5-29 16:04:00

人工找貨

CY7C1665KV18價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1665KV18規(guī)格書(shū)詳情

Functional Description

The CY7C1663KV18, and CY7C1665KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 550-MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz

■ Available in 2.5-clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ Quad data rate (QDR?) II+ operates with 2.5-cycle read latency when DOFF is asserted high

■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted low

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]

? Supports both 1.5-V and 1.8-V I/O supply

■ High-speed transceiver logic (HSTL) inputs and variable drive HSTL output buffers

■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)

■ Offered in Pb-free package

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1665KV18-550BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類(lèi)別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    托盤(pán)

  • 存儲(chǔ)器類(lèi)型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II+

  • 存儲(chǔ)容量:

    144Mb(4M x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(15x17)

  • 描述:

    IC SRAM 144MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS/賽普拉斯
25+
NA
22
原裝正品,假一罰十!
詢(xún)價(jià)
CYPRESS
24+
N/A
8000
全新原裝正品,現(xiàn)貨銷(xiāo)售
詢(xún)價(jià)
Cypress
165-FBGA
6300
Cypress一級(jí)分銷(xiāo),原裝原盒原包裝!
詢(xún)價(jià)
INFINEON/英飛凌
23+
PG-BGA-165
28611
為終端用戶(hù)提供優(yōu)質(zhì)元器件
詢(xún)價(jià)
Cypress(賽普拉斯)
21+
FBGA-165
30000
只做原裝,質(zhì)量保證
詢(xún)價(jià)
CYPRESS/賽普拉斯
22+
FBGA
17500
原裝正品
詢(xún)價(jià)
CYPRESS
17+
BGA
60000
保證進(jìn)口原裝可開(kāi)17%增值稅發(fā)票
詢(xún)價(jià)
CYPRESS/賽普拉斯
2023+
FBGA-165
6890
代理庫(kù)存現(xiàn)貨供應(yīng),正品全新
詢(xún)價(jià)
CYPRESS/賽普拉斯
24+
FBGA-165
39900
只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
Cypress Semiconductor Corp
24+
165-FBGA(15x17)
56200
一級(jí)代理/放心采購(gòu)
詢(xún)價(jià)