首頁>CY7C1916JV18-300BZC>規(guī)格書詳情
CY7C1916JV18-300BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1916JV18
- CY7C1916CV18-267BZXI
- CY7C1916CV18-267BZXC
- CY7C1916CV18-267BZI
- CY7C1916CV18-267BZC
- CY7C1916CV18-250BZXI
- CY7C1916CV18-250BZXC
- CY7C1916CV18-250BZI
- CY7C1916CV18-250BZC
- CY7C1916CV18-200BZXI
- CY7C1916CV18-200BZXC
- CY7C1916CV18-200BZI
- CY7C1916CV18-200BZC
- CY7C1916CV18-167BZXI
- CY7C1916CV18-167BZXC
- CY7C1916CV18-167BZI
- CY7C1916CV18-167BZC
- CY7C1916CV18
CY7C1916JV18-300BZC規(guī)格書詳情
Functional Description
The CY7C1316JV18, CY7C1916JV18, CY7C1318JV18, and CY7C1320JV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter.
Features
■ 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
■ 300 MHz clock for high bandwidth
■ 2-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Synchronous internally self-timed writes
■ DDR-II operates with 1.5 cycle read latency when the DLL is
enabled
■ Operates similar to a DDR-I device with 1 cycle read latency in
DLL off mode
■ 1.8V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4V–VDD)
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
1800 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
24+ |
長期備有現(xiàn)貨 |
500000 |
行業(yè)低價(jià),代理渠道 |
詢價(jià) | |||
Cypress Semiconductor Corp |
24+ |
28-SOJ |
56200 |
一級(jí)代理/放心采購 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
22+ |
SOJ |
5623 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
CYPRESS |
23+ |
SOJ/28 |
9526 |
詢價(jià) | |||
CYPRESS |
22+ |
SOJ |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
Cypress |
SMD/DIP |
3200 |
Cypress一級(jí)分銷,原裝原盒原包裝! |
詢價(jià) | |||
Cypress |
96 |
10 |
公司優(yōu)勢(shì)庫存 熱賣中!! |
詢價(jià) | |||
CYPRESS |
24+ |
28SOJ |
5231 |
原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
23+ |
PDIP28 BN |
5527 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) |