首頁(yè)>DSP56300FM/AD>規(guī)格書(shū)詳情
DSP56300FM/AD中文資料摩托羅拉數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
![DSP56300FM/AD](https://oss.114ic.com/img3w/pdf141156.png)
廠(chǎng)商型號(hào) |
DSP56300FM/AD |
功能描述 | 24-BIT DIGITAL SIGNAL PROCESSOR |
文件大小 |
947.84 Kbytes |
頁(yè)面數(shù)量 |
156 頁(yè) |
生產(chǎn)廠(chǎng)商 | Motorola, Inc |
企業(yè)簡(jiǎn)稱(chēng) |
Motorola【摩托羅拉】 |
中文名稱(chēng) | 加爾文制造公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-10 15:03:00 |
DSP56300FM/AD規(guī)格書(shū)詳情
24-BIT DIGITAL SIGNAL PROCESSOR
The Motorola DSP56307, a member of the DSP56300 family of programmable digital signal processors (DSPs), supports wireless infrastructure applications with general filtering operations. The on-chip enhanced filter coprocessor (EFCOP) processes filter algorithms in parallel with core operation, thus increasing overall DSP performance and efficiency. Like the other family members, the DSP56307 uses a high-performance, single-clock-cycle-per-instruction engine (code-compatible with Motorolas popular DSP56000 core family), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access controller, as in Figure 1. The DSP56307 offers performance at 100 million instructions (MIPS) per second using an internal 100 MHz clock with a 2.5 volt core and independent 3.3 volt input/output power.
FEATURES
High-Performance DSP56300 Core
● 100 million instructions per second (MIPS) with a 100 MHz clock at 2.5 V core and 3.3 V I/O
● Object code compatible with the DSP56000 core
● Highly parallel instruction set
● Data arithmetic logic unit (ALU)
- Fully pipelined 24 x 24-bit parallel multiplier-accumulator
- 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing)
- Conditional ALU instructions
- 24-bit or 16-bit arithmetic support under software control
● Program control unit (PCU)
- Position independent code (PIC) support
- Addressing modes optimized for DSP applications (including immediate offsets)
- On-chip instruction cache controller
- On-chip memory-expandable hardware stack
- Nested hardware DO loops
- Fast auto-return interrupts
● Direct memory access (DMA)
- Six DMA channels supporting internal and external accesses
- One-, two-, and three- dimensional transfers (including circular buffering)
- End-of-block-transfer interrupts
- Triggering from interrupt lines and all peripherals
● Phase-locked loop (PLL)
- Allows change of low power divide factor (DF) without loss of lock
- Output clock with skew elimination
● Hardware debugging support
- On-Chip Emulation (OnCE?) module
- Joint test action group (JTAG) test access port (TAP)
- Address trace mode reflects internal Program RAM accesses at the external port
產(chǎn)品屬性
- 型號(hào):
DSP56300FM/AD
- 制造商:
FREESCALE
- 制造商全稱(chēng):
Freescale Semiconductor, Inc
- 功能描述:
a high-density CMOS device
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP USA Inc. |
23+ |
208-TQFP28x28 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
FREE |
1902+ |
QFP208 |
2734 |
代理品牌 |
詢(xún)價(jià) | ||
NXP USA Inc. |
24+ |
208-TQFP(28x28) |
56300 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
FREESCALE |
LQFP208 |
2809 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢(xún)價(jià) | |||
FRS |
24+ |
2 |
詢(xún)價(jià) | ||||
Freescale Semiconductor - NXP |
23+ |
208-LQFP |
11200 |
主營(yíng):汽車(chē)電子,停產(chǎn)物料,軍工IC |
詢(xún)價(jià) | ||
NXP |
21+ |
208LQFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
MOT |
24+ |
QFN |
6500 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢(xún)價(jià) | ||
FREESCA |
2020+ |
QFP208 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
FRS |
23+ |
65480 |
詢(xún)價(jià) |