首頁(yè)>DSP56300FM/AD>規(guī)格書詳情
DSP56300FM/AD中文資料摩托羅拉數(shù)據(jù)手冊(cè)PDF規(guī)格書
DSP56300FM/AD規(guī)格書詳情
Overview
The DSP56374 is a high density CMOS device with 3.3 V inputs and outputs.
The DSP56374 supports digital audio applications requiring sound field processing, acoustic equalization, and other digital audio algorithms. The DSP56374 uses the high performance, single-clock-per-cycle DSP56300 core family of programmable CMOS digital signal processors (DSPs) combined with the audio signal processing capability of the Freescale Semiconductor, Inc. (formerly Motorola) Symphony? DSP family, as shown in Figure 1.
Features
1.1 DSP56300 Modular Chassis
? 150 Million Instructions Per Second (MIPS) with a 150 MHz clock at an internal logic supply (QVDDL) of 1.25 V.
? Object Code Compatible with the 56K core.
? Data ALU with a 24 x 24 bit multiplier-accumulator and a 56-bit barrel shifter;16 bit arithmatic support.
? Program Control with position independent code support.
? Six-channel DMA controller.
? Provides a wide range of frequency multiplications (1 to 255), predivider factors (1 to 31), PLL feedback multiplier (2 or 4), Output divide factor (1, 2 or 4) and a power-saving clock divider (2i: i = 0 to 7) to reduce clock noise
? Internal address tracing support and OnCE for Hardware/Software debugging.
? JTAG port, supporting boundary scan, compliant to IEEE 1149.1.
? Very low-power CMOS design, fully static design with operating frequencies down to DC.
? STOP and WAIT low-power standby modes.
1.2 On-chip Memory Configuration
? 6Kx24 Bit Y-Data RAM and 4Kx24 Bit Y-Data ROM.
? 6Kx24 Bit X-Data RAM and 4Kx24 Bit X-Data ROM.
? 20Kx24 Bit Program and Bootstrap ROM including a PROM patching mechanism.
? 6Kx24 Bit Program RAM.
? Various memory switches are available. See memory table below.
1.3 Peripheral modules
? Enhanced Serial Audio Interface (ESAI): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I2S, Sony, AC97, network and other programmable protocols.
? Enhanced Serial Audio Interface I (ESAI_1): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I2S, Sony, AC97, network and other programmable protocols. Note: Available in the 80 pin package only
? Serial Host Interface (SHI): SPI and I2C protocols, 10-word receive FIFO, support for 8, 16 and 24-bit words. Three noise reduction filter modes.
? Triple Timer module (TEC).
? Most pins of unused peripherals may be programmed as GPIO pins. Up to 47 pins can be configured as GPIO on the 80 pin package and 20 pins on the 52 pin package.
? Hardware Watchdog Timer
產(chǎn)品屬性
- 型號(hào):
DSP56300FM/AD
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
a high-density CMOS device
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREE |
1902+ |
QFP208 |
2734 |
代理品牌 |
詢價(jià) | ||
NXP USA Inc. |
24+ |
208-TQFP(28x28) |
56300 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
FREESCALE |
LQFP208 |
2809 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
FRS |
24+ |
2 |
詢價(jià) | ||||
Freescale Semiconductor - NXP |
23+ |
208-LQFP |
11200 |
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC |
詢價(jià) | ||
NXP |
21+ |
208LQFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
MOT |
24+ |
QFN |
6500 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢價(jià) | ||
FREESCA |
2020+ |
QFP208 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
FRS |
23+ |
65480 |
詢價(jià) | ||||
FREESCALE |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) |