首頁>DSP56300FM/AD>規(guī)格書詳情
DSP56300FM/AD中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
DSP56300FM/AD規(guī)格書詳情
Features
High-Performance DSP56300 Core
? 80/100 million instructions per second (MIPS) with a 80/100 MHz clock at 3.0–3.6 V
? Object code compatible with the DSP56000 core with highly parallel instruction set
? Data Arithmetic Logic Unit (Data ALU) with fully pipelined 24 ′ 24-bit parallel
Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream
generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under
software control
? Program Control Unit (PCU) with Position Independent Code (PIC) support, addressing modes
optimized for DSP applications (including immediate offsets), on-chip instruction cache controller,
on-chip memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
? Direct Memory Access (DMA) with six DMA channels supporting internal and external accesses;
one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer
interrupts; and triggering from interrupt lines and all peripherals
? Phase Lock Loop (PLL) allows change of low-power Divide Factor (DF) without loss of lock and
output clock with skew elimination
? Hardware debugging support including On-Chip Emulation (OnCE?) module, Joint Test Action
Group (JTAG) Test Access Port (TAP)
On-Chip Coprocessors
? The Filter Coprocessor (FCOP) implements a wide variety of convolution and correlation filtering
algorithms. In GSM applications, the FCOP cross-correlates between the received training sequence
and a known midamble sequence to estimate the channel impulse response, and then performs match
filtering of received data symbols using coefficients derived from that estimated channel.
? The Viterbi Coprocessor (VCOP) implements a Maximum Likelihood Sequential Estimation (MLSE)
algorithm for channel decoding and equalization (uplink) and channel convolution coding (downlink).
The VCOP supports constraint lengths (k) of 4, 5, 6, or 7 with number of states 8, 16, 32, or 64,
respectively; code rates of 1/2, 1/3, 1/4, or 1/6; and trace-back Trellis depth of 36.
? The Cyclic-code Coprocessor (CCOP) executes cyclic code calculations for data ciphering and
deciphering, as well as parity code generation and check. The CCOP is fully programmable and not
dedicated to a specific algorithm, but it is well suited for GSM A5.1 and A5.2 data ciphering
algorithms. The CCOP can generate mask sequences for data ciphering, and supports Fire encode and
decode for burst error correction, as well as generation of Cyclic Redundancy Code (CRC) syndrome
for any polynomial of any degree up to 48.
On-Chip Peripherals
? 32-bit parallel PCI/Universal Host Interface (HI32), PCI Rev. 2.1 compliant with glueless interface to
other DSP563xx buses or ISA interface requiring only 74LS45-style buffers
? Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters
(allows six-channel home theater)
? Serial communications interface (SCI) with baud rate generator
? Triple timer module
? Up to forty-two programmable general-purpose input/output (GPIO) pins, depending on which
peripherals are enabled
產(chǎn)品屬性
- 型號:
DSP56300FM/AD
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
a high-density CMOS device
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FREE |
1902+ |
QFP208 |
2734 |
代理品牌 |
詢價 | ||
NXP USA Inc. |
24+ |
208-TQFP(28x28) |
56300 |
一級代理/放心采購 |
詢價 | ||
FREESCALE |
LQFP208 |
2809 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
FRS |
24+ |
2 |
詢價 | ||||
Freescale Semiconductor - NXP |
23+ |
208-LQFP |
11200 |
主營:汽車電子,停產(chǎn)物料,軍工IC |
詢價 | ||
NXP |
21+ |
208LQFP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
MOT |
24+ |
QFN |
6500 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
FREESCA |
2020+ |
QFP208 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
FRS |
23+ |
65480 |
詢價 | ||||
FREESCALE |
23+ |
NA |
19960 |
只做進口原裝,終端工廠免費送樣 |
詢價 |