首頁>DSP56311VL150>規(guī)格書詳情
DSP56311VL150中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
DSP56311VL150 |
參數(shù)屬性 | DSP56311VL150 封裝/外殼為196-LBGA;包裝為托盤;類別為集成電路(IC) > DSP(數(shù)字信號(hào)處理器);產(chǎn)品描述:IC DSP 24BIT FIXED POINT 196-BGA |
功能描述 | 24-Bit Digital Signal Processor |
文件大小 |
1.66698 Mbytes |
頁面數(shù)量 |
96 頁 |
生產(chǎn)廠商 | Freescale Semiconductor, Inc |
企業(yè)簡稱 |
freescale【飛思卡爾】 |
中文名稱 | 飛思卡爾半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-11-20 22:30:00 |
DSP56311VL150規(guī)格書詳情
The DSP56311 is intended for applications requiring a large amount of internal memory, such as networking and wireless infrastructure applications. The onboard EFCOP can accelerate general filtering applications, such as echo-cancellation applications, correlation, and general-purpose convolution based algorithms.
The Freescale DSP56311, a member of the DSP56300 DSP family, supports network applications with general filtering operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations enhancing signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance. Like the other DSP56300 family members, the DSP56311 uses a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1). The DSP56311 performs at up to 150 million multiply-accumulates per second (MMACS), attaining up to 300 MMACS when the EFCOP is in use. It operates with an internal 150 MHz clock with a 1.8 volt core and independent 3.3 volt input/output (I/O) power.
Features
High-Performance DSP56300 Core
? Up to 150 million multiply-accumulates per second (MMACS) (300 MMACS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 V core and 3.3 V I/O
? Object code compatible with the DSP56000 core with highly parallel instruction set
? Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control
? Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
? Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two- , and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals
? Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination
? Hardware debugging support including on-chip emulation (OnCE‘) module, Joint Test Action Group (JTAG) test access port (TAP)
Enhanced Filter Coprocessor (EFCOP)
? Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core
? Operation at the same frequency as the core (up to 150 MHz)
? Support for a variety of filter modes, some of which are optimized for cellular base station applications:
? Real finite impulse response (FIR) with real taps
? Complex FIR with complex taps
? Complex FIR generating pure real or pure imaginary outputs alternately
? A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16
? Direct form 1 (DFI) Infinite Impulse Response (IIR) filter
? Direct form 2 (DFII) IIR filter
? Four scaling factors (1, 4, 8, 16) for IIR output
? Adaptive FIR filter with true least mean square (LMS) coefficient updates
? Adaptive FIR filter with delayed LMS coefficient updates
Internal Peripherals
? Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs
? Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)
? Serial communications interface (SCI) with baud rate generator
? Triple timer module
? Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
DSP56311VL150
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > DSP(數(shù)字信號(hào)處理器)
- 系列:
DSP56K/Symphony
- 包裝:
托盤
- 類型:
定點(diǎn)
- 接口:
主機(jī)接口,SSI,SCI
- 時(shí)鐘速率:
150MHz
- 非易失性存儲(chǔ)器:
ROM(576B)
- 片載 RAM:
384kB
- 電壓 - I/O:
3.30V
- 電壓 - 內(nèi)核:
1.80V
- 工作溫度:
-40°C ~ 100°C(TJ)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
196-LBGA
- 供應(yīng)商器件封裝:
196-LBGA(15x15)
- 描述:
IC DSP 24BIT FIXED POINT 196-BGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Freesca |
2020+ |
BGA196 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
Freescale(飛思卡爾) |
2022+ |
60000 |
原廠原裝,假一罰十 |
詢價(jià) | |||
Texas Instruments |
24+ |
MA-BGA |
23562 |
TI優(yōu)勢(shì)主營型號(hào)-原裝正品 |
詢價(jià) | ||
FREESCAL |
06+ |
BGA |
2500 |
全新原裝進(jìn)口自己庫存優(yōu)勢(shì) |
詢價(jià) | ||
FREESCALE |
23+ |
BGA |
2000 |
全新原裝深圳倉庫現(xiàn)貨有單必成 |
詢價(jià) | ||
FREESCALE |
20+ |
BGA |
853 |
特價(jià)現(xiàn)貨超低出售 |
詢價(jià) | ||
Freescale |
21+ |
BGA196 |
3565 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
FREESCALE |
1735+ |
BGA196 |
11565 |
只做原廠原裝,認(rèn)準(zhǔn)寶芯創(chuàng)配單專家 |
詢價(jià) | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
FREESCALE |
16+ |
QFN |
4000 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) |