首頁(yè)>DSP56853>規(guī)格書(shū)詳情

DSP56853中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

DSP56853
廠商型號(hào)

DSP56853

功能描述

16-bit Digital Signal Controllers

文件大小

2.51906 Mbytes

頁(yè)面數(shù)量

60 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱(chēng)

nxp恩智浦

中文名稱(chēng)

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-9 16:30:00

DSP56853規(guī)格書(shū)詳情

56853 General Description

? 120 MIPS at 120MHz

? 12K x 16-bit Program SRAM

? 4K x 16-bit Data SRAM

? 1K x 16-bit Boot ROM

? Access up to 2M words of program memory or 8M of

data memory

? Chip Select Logic for glue-less interface to ROM and

SRAM

? Six (6) independent channels of DMA

? Enhanced Synchronous Serial Interfaces (ESSI)

? Two (2) Serial Communication Interfaces (SCI)

? Serial Port Interface (SPI)

? 8-bit Parallel Host Interface

? General Purpose 16-bit Quad Timer

? JTAG/Enhanced On-Chip Emulation (OnCE?) for

unobtrusive, real-time debugging

? Computer Operating Properly (COP)/Watchdog Timer

? Time-of-Day (TOD)

? 128 LQFP package

? Up to 41 GPIO

1.1 56853 Features

1.1.1Core

?Efficient 16-bit engine with dual Harvard architecture

?120 Million Instructions Per Second (MIPS) at 120MHz core frequency

?Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)

?Four (4) 36-bit accumulators including extension bits

?16-bit bidirectional shifter

?Parallel instruction set with unique DSP addressing modes

?Hardware DO and REP loops

?Three (3) internal address buses and one (1) external address bus

?Four (4) internal data buses and one (1) external data bus

?Instruction set supports both DSP and controller functions

?Four (4) hardware interrupt levels

?Five (5) software interrupt levels

?Controller-style addressing modes and instructions for compact code

?Efficient C Compiler and local variable support

?Software subroutine and interrupt stack with depth limited only by memory

?JTAG/Enhanced OnCE debug programming interface

1.1.2Memory

?Harvard architecture permits up to three (3) simultaneous accesses to program and data memory

?On-Chip Memory

—12K × 16-bit Program SRAM

—4K × 16-bit Data SRAM

—1K × 16-bit Boot ROM

?Off-Chip Memory Expansion (EMI)

—Access up to 2M words of program memory or 8M data memory

—Chip Select Logic for glue-less interface to ROM and SRAM

1.1.3Peripheral Circuits for 56853

?General Purpose 16-bit Quad Timer*

?Two (2) Serial Communication Interfaces (SCI)*

?Serial Peripheral Interface (SPI) Port*

?Enhanced Synchronous Serial Interface (ESSI) modules*

?Computer Operating Properly (COP)

?Watchdog Timer

?JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, real-time debugging

?Six (6) independent channels of DMA

?8-bit Parallel Host Interface*

?Time-of-Day (TOD)

?128 LQFP package

?Up to 41 GPIO

* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed

1.1.4Energy Information

?Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs

?Wait and Stop modes available

產(chǎn)品屬性

  • 型號(hào):

    DSP56853

  • 制造商:

    FREESCALE

  • 制造商全稱(chēng):

    Freescale Semiconductor, Inc

  • 功能描述:

    16-bit Digital Signal Controllers

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
FRESC
24+
128
詢(xún)價(jià)
FREESCALE
22+
LQFP128
24623
原裝正品現(xiàn)貨,可開(kāi)13個(gè)點(diǎn)稅
詢(xún)價(jià)
FREESCAL
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì).
詢(xún)價(jià)
Freesca
2020+
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢(xún)價(jià)
Freescale
24+
微處理器
6940
優(yōu)勢(shì)現(xiàn)貨
詢(xún)價(jià)
MOTOLOLA
16+
TQFP64
4000
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)!
詢(xún)價(jià)
nxp
23+
128-LQFP14x20
7000
詢(xún)價(jià)
Freescale Semiconductor - NXP
23+
128-LQFP
11200
主營(yíng):汽車(chē)電子,停產(chǎn)物料,軍工IC
詢(xún)價(jià)
TI
20+
NA
53650
TI原裝主營(yíng)-可開(kāi)原型號(hào)增稅票
詢(xún)價(jià)
FREESCALE
23+
128-LQFP
65480
詢(xún)價(jià)