DSP56853E中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
DSP56853E規(guī)格書詳情
56853 General Description
? 120 MIPS at 120MHz
? 12K x 16-bit Program SRAM
? 4K x 16-bit Data SRAM
? 1K x 16-bit Boot ROM
? Access up to 2M words of program memory or 8M of
data memory
? Chip Select Logic for glue-less interface to ROM and
SRAM
? Six (6) independent channels of DMA
? Enhanced Synchronous Serial Interfaces (ESSI)
? Two (2) Serial Communication Interfaces (SCI)
? Serial Port Interface (SPI)
? 8-bit Parallel Host Interface
? General Purpose 16-bit Quad Timer
? JTAG/Enhanced On-Chip Emulation (OnCE?) for
unobtrusive, real-time debugging
? Computer Operating Properly (COP)/Watchdog Timer
? Time-of-Day (TOD)
? 128 LQFP package
? Up to 41 GPIO
1.1 56853 Features
1.1.1Core
?Efficient 16-bit engine with dual Harvard architecture
?120 Million Instructions Per Second (MIPS) at 120MHz core frequency
?Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
?Four (4) 36-bit accumulators including extension bits
?16-bit bidirectional shifter
?Parallel instruction set with unique DSP addressing modes
?Hardware DO and REP loops
?Three (3) internal address buses and one (1) external address bus
?Four (4) internal data buses and one (1) external data bus
?Instruction set supports both DSP and controller functions
?Four (4) hardware interrupt levels
?Five (5) software interrupt levels
?Controller-style addressing modes and instructions for compact code
?Efficient C Compiler and local variable support
?Software subroutine and interrupt stack with depth limited only by memory
?JTAG/Enhanced OnCE debug programming interface
1.1.2Memory
?Harvard architecture permits up to three (3) simultaneous accesses to program and data memory
?On-Chip Memory
—12K × 16-bit Program SRAM
—4K × 16-bit Data SRAM
—1K × 16-bit Boot ROM
?Off-Chip Memory Expansion (EMI)
—Access up to 2M words of program memory or 8M data memory
—Chip Select Logic for glue-less interface to ROM and SRAM
1.1.3Peripheral Circuits for 56853
?General Purpose 16-bit Quad Timer*
?Two (2) Serial Communication Interfaces (SCI)*
?Serial Peripheral Interface (SPI) Port*
?Enhanced Synchronous Serial Interface (ESSI) modules*
?Computer Operating Properly (COP)
?Watchdog Timer
?JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, real-time debugging
?Six (6) independent channels of DMA
?8-bit Parallel Host Interface*
?Time-of-Day (TOD)
?128 LQFP package
?Up to 41 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4Energy Information
?Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
?Wait and Stop modes available
產(chǎn)品屬性
- 型號:
DSP56853E
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
16-bit Digital Signal Controllers
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Freesca |
2020+ |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | |||
FREESCALE |
23+ |
128-LQFP |
65480 |
詢價 | |||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢. |
詢價 | ||
FRESC |
24+ |
128 |
詢價 | ||||
FREESCALE |
22+ |
LQFP128 |
24623 |
原裝正品現(xiàn)貨,可開13個點稅 |
詢價 | ||
TI |
20+ |
NA |
53650 |
TI原裝主營-可開原型號增稅票 |
詢價 | ||
FREESCALE |
23+ |
QFP |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價 | ||
Freescale |
24+ |
微處理器 |
6940 |
優(yōu)勢現(xiàn)貨 |
詢價 | ||
FREESCALE |
16+ |
QFP |
4000 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
nxp |
23+ |
128-LQFP14x20 |
8000 |
只做原裝現(xiàn)貨 |
詢價 |