DSP56855中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
DSP56855規(guī)格書詳情
56855 General Description
? 120 MIPS at 120MHz
? 24K x 16-bit Program SRAM
? 24K x 16-bit Data SRAM
? 1K x 16-bit Boot ROM
? Access up to 2M words of program memory or 8M
words of data memory
? Chip Select Logic for glueless interface to ROM and
SRAM
? Six (6) independent channels of DMA
? Enhanced Synchronous Serial Interface (ESSI)
? Two (2) Serial Communication Interfaces (SCI)
? General Purpose 16-bit Quad Timer with 1 external pin
? JTAG/Enhanced On-Chip Emulation (OnCE?) for
unobtrusive, real-time debugging
? Computer Operating Properly (COP)/Watchdog Timer
? Time-of-Day (TOD)
? 100 LQFP package
? Up to 18 GPIO
1.1 56855 Features
1.1.1 Core
? Efficient 16-bit engine with dual Harvard architecture
? 120 Million Instructions Per Second (MIPS) at 120MHz core frequency
? Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
? Four (4) 36-bit accumulators including extension bits
? 16-bit bidirectional shifter
? Parallel instruction set with unique DSP addressing modes
? Hardware DO and REP loops
? Three (3) internal address buses and one (1) external address bus
? Four (4) internal data buses and one (1) external data bus
? Instruction set supports both DSP and controller functions
? Four (4) hardware interrupt levels
? Five (5) software interrupt levels
? Controller-style addressing modes and instructions for compact code
? Efficient C Compiler and local variable support
? Software subroutine and interrupt stack with depth limited only by memory
? JTAG/Enhanced OnCE debug programming interface
1.1.2 Memory
? Harvard architecture permits up to three (3) simultaneous accesses to program and data memory
? On-Chip Memory
— 24K × 16-bit Program SRAM
— 24K × 16-bit Data SRAM
— 1K × 16-bit Boot ROM
? Off-Chip Memory Expansion (EMI)
— Access up to 2M words of program memory or 8M words of data memory
— Chip Select Logic for glue-less interface to ROM and SRAM
1.1.3 Peripheral Circuits for 56855
? General Purpose 16-bit Quad Timer with 1 external pin*
? Two (2) Serial Communication Interfaces (SCI)*
? Enhanced Synchronous Serial Interface (ESSI) module*
? Computer Operating Properly (COP)/Watchdog Timer
? JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging
? Six (6) independent channels of DMA
? Time-of-Day (TOD)
? Up to 18 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4 Energy Information
? Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
? Wait and Stop modes available
產(chǎn)品屬性
- 型號:
DSP56855
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
Digitial Signal Controller
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP |
23+ |
LQFP |
2504 |
原廠原裝正品 |
詢價(jià) | ||
NXP |
08+ |
LQFP |
4 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
NXP |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
MOT |
23+ |
QFP |
9526 |
詢價(jià) | |||
Freescale |
2023+ |
100-LQFP |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
FREESCALE |
23+ |
LQFP |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
NXP |
22+ |
100LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
Freescale |
24+ |
(DSP |
5684 |
DSC) |
詢價(jià) | ||
Motorola |
22+ |
NA |
30000 |
100%全新原裝 假一賠十 |
詢價(jià) | ||
FREESCALE |
23+ |
100-LQFP |
65480 |
詢價(jià) |