DSP56858中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
DSP56858規(guī)格書詳情
DSP56858 General Description
? 120 MIPS at 120MHz
? 40K x 16-bit Program SRAM
? 24K x 16-bit Data SRAM
? 1K x 16-bit Boot ROM
? Access up to 2M words of program memory or 8M data
memory
? Chip Select Logic for glue-less interface to ROM and
SRAM
? Six (6) independent channels of DMA
? Two (2) Enhanced Synchronous Serial Interfaces (ESSI)
? Two (2) Serial Communication Interfaces (SCI)
? Serial Port Interface (SPI)
? 8-bit Parallel Host Interface
? General Purpose 16-bit Quad Timer
? JTAG/Enhanced On-Chip Emulation (OnCE?) for
unobtrusive, real-time debugging
? Computer Operating Properly (COP)/Watchdog Timer
? Time-of -Day (TOD)
? 144 LQFP and 144 MAPBGA packages
? Up to 47 GPIO
1.1 56858 Features
1.1.1 Digital Signal Processing Core
? Efficient 16-bit engine with dual Harvard architecture
? 120 Million Instructions Per Second (MIPS) at 120MHz core frequency
? Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
? Four (4) 36-bit accumulators including extension bits
? 16-bit bidirectional shifter
? Parallel instruction set with unique DSP addressing modes
? Hardware DO and REP loops
? Three (3) internal address buses and one (1) external address bus
? Four (4) internal data buses and one (1) external data bus
? Instruction set supports both DSP and controller functions
? Four (4) hardware interrupt levels
? Five (5) software interrupt levels
? Controller-style addressing modes and instructions for compact code
? Efficient C-Compiler and local variable support
? Software subroutine and interrupt stack with depth limited only by memory
? JTAG/Enhanced OnCE debug programming interface
1.1.2 Memory
? Harvard architecture permits up to three (3) simultaneous accesses to program and data memory
? On-Chip Memory
— 40K × 16-bit Program RAM
— 24K × 16-bit Data RAM
— 1K × 16-bit Boot ROM
? Off-Chip Memory Expansion (EMI)
— Access up to 2M words of program or 8M data memory (using chip selects)
— Chip Select Logic for glue-less interface to ROM and SRAM
1.1.3 56858 Peripheral Circuit Features
? General Purpose 16-bit Quad Timer*
? Two Serial Communication Interfaces (SCI)*
? Serial Peripheral Interface (SPI) Port*
? Two (2) Enhanced Synchronous Serial Interface (ESSI) modules*
? Computer Operating Properly (COP)/Watchdog Timer
? JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging
? Six (6) independent channels of DMA
? 8-bit Parallel Host Interface*
? Time-of-Day (TOD)
? Up to 47 GPIO
* Each peripheral I/O can be used alternately as a GPIO if not needed
1.1.4 Energy Information
? Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
? Wait and Stop modes available
產(chǎn)品屬性
- 型號:
DSP56858
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
16-bit Digital Signal Controllers
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOTOROLA |
22+23+ |
QFP |
37728 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | ||
FREESCA |
2016+ |
QFP |
2585 |
只做進(jìn)口原裝現(xiàn)貨!或者訂貨,假一賠十! |
詢價 | ||
MOT |
23+ |
QFP |
9526 |
詢價 | |||
MOTOROLA |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 | ||
Freesc |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
MOT |
24+ |
QFP |
60 |
散 |
詢價 | ||
FREESCA |
21+ |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | |||
Freescale |
24+ |
(DSP |
7559 |
DSC) |
詢價 | ||
FREESCALE |
22+ |
QFN |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
freescale |
22+ |
QFP |
10000 |
原裝正品優(yōu)勢現(xiàn)貨供應(yīng) |
詢價 |