DSPA56011中文資料摩托羅拉數(shù)據(jù)手冊(cè)PDF規(guī)格書
DSPA56011規(guī)格書詳情
The DSP56011 is a high-performance programmable Digital Signal Processor (DSP) developed for Digital Versatile Disc (DVD), High-Definition Television (HDTV), and Advanced Set-top audio decoding. The DSP56011 is optimized with audio-specific peripherals and customized memory configuration, and may be programmed with Motorola’s certified software for Dolby AC-3 5.1 Channel Surround, Dolby Pro Logic, and MPEG1 Layer 2.
FEATURES
Digital Signal Processing Core
? Efficient, object-code compatible, 24-bit DSP56000 family DSP engine
– 47.5 Million Instructions Per Second (MIPS) with 21.05 ns instruction cycle at 95 MHz
– Highly parallel instruction set with unique DSP addressing modes
– Two 56-bit accumulators including extension byte
– Parallel 24 × 24-bit multiply-accumulate in 1 instruction cycle (2 clock cycles)
– Double precision 48 × 48-bit multiply with 96-bit result in 6 instruction cycles
– 56-bit addition/subtraction in 1 instruction cycle
– Fractional and integer arithmetic with support for multi-precision arithmetic
– Hardware support for block-floating point Fast Fourier Transforms (FFT)
– Hardware nested DO loops
– Zero-overhead fast interrupts (2 instruction cycles)
– PLL-based clocking with a wide range of frequency multiplications (1 to 4096) and power saving clock divider (2i : i = 0 to 15), which reduces clock noise
– Four 24-bit internal data buses and three 16-bit internal address buses for simultaneous accesses to one program and two data memories
Memory
? Modified Harvard architecture allows simultaneous access to program and data memories
? 12800 × 24-bit on-chip Program ROM1
? 4096 × 24-bit on-chip X-data RAM and 3584 × 24-bit on-chip X-data ROM1
? 4352 × 24-bit on-chip Y-data RAM and 2048 × 24-bit on-chip Y-data ROM1
? 512 × 24-bit on-chip Program RAM and 64 × 24-bit bootstrap ROM
? As much as 2304 × 24 bits of X- and Y-data RAM can be switched to Program RAM, giving a total of 2816 × 24 bits of Program RAM
Peripheral and Support Circuits
? SAI includes:
– Two receivers and three transmitters
– Master or slave capability
– I2S, Sony, and Matshushita audio protocol implementations
– Two sets of SAI interrupt vectors
? SHI features:
– Single master capability
– SPI and I2C protocols
– 10-word receive FIFO
– Support for 8-, 16- and 24-bit words.
? Byte-wide Parallel Host Interface with DMA support capable of reconfiguration as fifteen General Purpose Input/Output (GPIO) lines
? DAX features one serial transmitter capable of supporting S/PDIF, IEC958, CP-340, and AES/EBU formats.
? Eight dedicated, independent, programmable GPIO lines
? On-chip peripheral registers memory mapped in data memory space
? OnCE port for unobtrusive, processor speed-independent debugging
? Software programmable PLL-based frequency synthesizer for the core clock
? Power saving Wait and Stop modes
? Fully static, HCMOS design from specified operating frequency down to dc
? 100-pin plastic Thin Quad Flat Pack (TQFP) surface-mount package
? 5 V power supply
產(chǎn)品屬性
- 型號(hào):
DSPA56011
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
24-BIT DVD DIGITAL SIGNAL PROCESSOR
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Freescale |
QFP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
FREESCALE |
24+ |
QFP80 |
2250 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
MOT |
16+ |
QFP |
4000 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
DSP |
23+ |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | |||
RENESAS/瑞薩 |
2021+ |
QFP |
100500 |
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
MOT |
24+ |
QFP |
153 |
詢價(jià) | |||
Freesc |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
FREESCALE |
20+ |
QFP144 |
67500 |
原裝優(yōu)勢(shì)主營型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
FREESCALE/飛思卡爾 |
21+ |
QFP80 |
20000 |
百域芯優(yōu)勢(shì) 實(shí)單必成 可開13點(diǎn)增值稅發(fā)票 |
詢價(jià) | ||
FREESCAL |
05+ |
TQFP |
30 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價(jià) |