首頁>GS8161E18BGT-150V>規(guī)格書詳情
GS8161E18BGT-150V中文資料GSI數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- GS8161E18BD-200
- GS8161E18BD-150IV
- GS8161E18BGD-250I
- GS8161E18BGD-250V
- GS8161E18BGD-150IV
- GS8161E18BGT-150
- GS8161E18BGD-250
- GS8161E18BD-250V
- GS8161E18BGD-150
- GS8161E18BD-150V
- GS8161E18BGD-200I
- GS8161E18BGD-150V
- GS8161E18BGD-200IV
- GS8161E18BD-250I
- GS8161E18BD-200V
- GS8161E18BGD-200V
- GS8161E18BGT-150I
- GS8161E18BGT-150IV
GS8161E18BGT-150V規(guī)格書詳情
Functional Description
Applications
The GS8161ExxB(T/D)-xxxV is a 18,874,368-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support.
Features
? FT pin for user-configurable flow through or pipeline operation
? Dual Cycle Deselect (DCD) operation
? IEEE 1149.1 JTAG-compatible Boundary Scan
? 1.8 V or 2.5 V core power supply
? 1.8 V or 2.5 V I/O supply
? LBO pin for Linear or Interleaved Burst mode
? Internal input resistors on mode pins allow floating mode pins
? Default to Interleaved Pipeline mode
? Byte Write (BW) and/or Global Write (GW) operation
? Internal self-timed write cycle
? Automatic power-down for portable applications
? JEDEC-standard 100-lead TQFP and 165 BGA packages
? RoHS-compliant 100-lead TQFP and 165 BGA packages available
產(chǎn)品屬性
- 型號:
GS8161E18BGT-150V
- 制造商:
GSI
- 制造商全稱:
GSI Technology
- 功能描述:
1M x 18, 512K x 36, 512K x 36 18Mb Sync Burst SRAMs