首頁>GS8692DT19CE-250MQ>規(guī)格書詳情
GS8692DT19CE-250MQ中文資料GSI數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- GS8673EQ36BGK-725IS
- GS8673ET18
- GS8673EQ18BK-625IS
- GS8673EQ18BK-725IS
- GS8673EQ18BK-550IS
- GS8673EQ18BK-625S
- GS8673EQ18BK-550I
- GS8673EQ18BK-675I
- GS8673EQ36BGK-550S
- GS8673EQ18BK-675
- GS8673EQ18BK-725S
- GS8673EQ36BGK-625S
- GS8673EQ18BK-625I
- GS8673EQ18BK-625
- GS8673EQ36BGK-625
- GS8673EQ36BGK-725S
- GS8673EQ18BK-550
- GS8673EQ36BGK-675
GS8692DT19CE-250MQ規(guī)格書詳情
Features
? Aerospace-Level Product
? 2.0 clock Latency with DLL on
? 1.0 clock Latency with DLL off
? Optional DLL-controlled output timing
? Can be operated with DLL on or off
? Simultaneous Read and Write SigmaQuad? Interface
? JEDEC-standard pinout and package
? Dual Double Data Rate interface
? Byte Write controls sampled at data-in time
? Burst of 4 Read and Write
? Dual-Range On-Die Termination (ODT) on Data (D), Byte
Write (BW), and Clock (K, K) inputs
? 1.8 V +100/–100 mV core power supply
? 1.5 V or 1.8 V HSTL Interface
? Pipelined read operation
? Fully coherent read and write pipelines
? ZQ pin for programmable output drive strength
? Data Valid Pin (QVLD) Support
? IEEE 1149.1 JTAG-compliant Boundary Scan
? 165-bump Ceramic Column Grid Array (CCGA) and
165-bump Land Grid Array (LGA) packages
Radiation Performance
? Total Ionizing Dose (TID) > 100krads(Si)
? Single Event Latchup Immunity > 77.3 MeV.cm2
/mg (125?C)
SigmaQuad? Family Overview
The GS82612DT19/37, GS81332DT19/37, and
GS8692DT19/37 are built in compliance with the SigmaQuadII+ SRAM pinout standard for Separate I/O synchronous
SRAMs. They are 301,989,888-bit (288Mb), 150,994,944-bit
(144Mb), and 75,497,472-bit (72Mb) SRAMs. These
SigmaQuad SRAMs are just one element in a family of low
power, low voltage HSTL I/O SRAMs designed to operate at
the speeds needed to implement economical high performance
networking systems.
Clocking and Addressing Schemes
The Rad-Hard SigmaQuad-II+ SRAMs are synchronous
devices. They employ two input register clock inputs, K and K.
K and K are independent single-ended clock inputs, not
differential inputs to a single differential clock input buffer.
Each internal read and write operation in a SigmaQuad-II+ B4
RAM is four times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore, the address
field of a SigmaQuad-II+ B4 RAM is always two address pins
less than the advertised index depth (e.g., the 16M x 18 has a
4M addressable index).
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
GAINSIL |
24+ |
SC70-5 |
63225 |
絕對(duì)原廠原裝,長期優(yōu)勢(shì)可定貨 |
詢價(jià) | ||
Gainsil聚洵 |
2021+ |
SC70-5 |
3415 |
詢價(jià) | |||
SOT-23-5 |
2年內(nèi) |
NA |
150000 |
SGM8709 |
詢價(jià) | ||
N/A |
23+ |
N/A |
28000 |
原裝正品 |
詢價(jià) | ||
N/A |
2339+ |
NA |
5645 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫存! |
詢價(jià) | ||
N/A |
21+ |
N/A |
35 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
N/A |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
N/A |
22+ |
NA |
25000 |
只有原裝原裝,支持BOM配單 |
詢價(jià) | ||
聚洵/Gainsil |
24+ |
SC70-5 |
9000 |
只做原裝正品 有掛有貨 假一賠十 |
詢價(jià) | ||
聚洵 |
21+ |
SOT23-5 |
6000 |
原裝正品 |
詢價(jià) |