首頁>GTLP16617MEA>規(guī)格書詳情
GTLP16617MEA集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器規(guī)格書PDF中文資料
廠商型號(hào) |
GTLP16617MEA |
參數(shù)屬性 | GTLP16617MEA 封裝/外殼為56-BSSOP(0.295",7.50mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器;產(chǎn)品描述:IC TXRX NON-INVERT 3.45V 56SSOP |
功能描述 | 17-Bit TTL/GTLP Synchronous Bus Transceiver with Buffered Clock |
文件大小 |
74.25 Kbytes |
頁面數(shù)量 |
10 頁 |
生產(chǎn)廠商 | Fairchild Semiconductor |
企業(yè)簡(jiǎn)稱 |
Fairchild【仙童半導(dǎo)體】 |
中文名稱 | 飛兆/仙童半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-29 14:16:00 |
GTLP16617MEA規(guī)格書詳情
General Description
The GTLP16617 is a 17-bit registered synchronous bus transceiver that provides TTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data flow and provides a buffered GTLP (CLKOUT) clock output from the TTL CLKAB. The device provides a high speed interface between cards operating at TTL logic levels and a backplane operating at GTLP logic levels.
High speed backplane operation is a direct result of GTLP’s reduced output swing (<1V), reduced input thresh old levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver logic (GTL) JEDEC standard JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.
Features
■ Bidirectional interface between GTLP and TTL logic levels
■ Designed with edge rate control circuitry to reduce output noise on the GTLP port
■ VREF pin provides external supply reference voltage for receiver threshold adjustibility
■ Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature
■ TTL compatible driver and control inputs
■ Designed using Fairchild advanced CMOS technology
■ Bushold data inputs on the A port eliminates the need for external pull-up resistors on unused inputs.
■ Power up/down and power off high impedance for live insertion
■ 5 V tolerant inputs and outputs on the LVTTL port
■ Open drain on GTLP to support wired-or connection
■ Flow through pinout optimizes PCB layout
■ D-type flip-flop, latch and transparent data paths
■ A Port source/sink ?32 mA/+32 mA
■ GTLP Buffered CLKAB signal available (CLKOUT)
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
GTLP16617MEAX
- 制造商:
onsemi
- 類別:
集成電路(IC) > 緩沖器,驅(qū)動(dòng)器,接收器,收發(fā)器
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
收發(fā)器,非反相
- 每個(gè)元件位數(shù):
17
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
32mA,32mA
- 電壓 - 供電:
3.15V ~ 3.45V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-BSSOP(0.295",7.50mm 寬)
- 供應(yīng)商器件封裝:
56-SSOP
- 描述:
IC TXRX NON-INVERT 3.45V 56SSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NSC |
2020+ |
TSOP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
FAI |
23+ |
TSSOP |
12800 |
##公司主營品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢價(jià) | ||
FAI |
03+ |
TSSOP |
811 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
FAIRCHILD |
23+ |
56-TSSOP |
7750 |
全新原裝優(yōu)勢(shì) |
詢價(jià) | ||
NSC |
2023+ |
TSOP |
8800 |
正品渠道現(xiàn)貨 終端可提供BOM表配單。 |
詢價(jià) | ||
NSC |
TSOP |
17432 |
提供BOM表配單只做原裝貨值得信賴 |
詢價(jià) | |||
NSC |
2020+ |
08+ |
1078 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
FAIRCHILD |
20+ |
TSSOP56 |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價(jià) | ||
FS |
22+ |
NA |
30000 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
NS |
23+ |
TSSOP56 |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) |