首頁(yè)>H5DU2562GFR-E3I>規(guī)格書詳情

H5DU2562GFR-E3I中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書

H5DU2562GFR-E3I
廠商型號(hào)

H5DU2562GFR-E3I

功能描述

256Mb DDR SDRAM

文件大小

500.74 Kbytes

頁(yè)面數(shù)量

28 頁(yè)

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡(jiǎn)稱

Hynix海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-21 19:10:00

H5DU2562GFR-E3I規(guī)格書詳情

DESCRIPTION

The H5DU2562GFR is a 268,435,456-bit CMOS Double Data Rate(DDR) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth.

This Hynix 256Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 2-bit prefetched to achieve very high bandwidth. All input and output voltage levels are compatible with SSTL_2.

FEATURES

? VDD, VDDQ = 2.5V +/- 0.2V

? All inputs and outputs are compatible with SSTL_2 interface

? Fully differential clock inputs (CK, /CK) operation

? Double data rate interface

? Source synchronous - data transaction aligned to bidirectional data strobe (DQS)

? x16 device has two bytewide data strobes (UDQS, LDQS) per each x8 I/O

? Data outputs on DQS edges when read (edged DQ) Data inputs on DQS centers when write (centered DQ)

? On chip DLL align DQ and DQS transition with CK transition

? DM mask write data-in at the both rising and falling edges of the data strobe

? All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

? Programmable CAS latency 2/2.5 (DDR200, 266, 333), 3 (DDR400) and 4 (DDR500) supported

? Programmable burst length 2/4/8 with both sequential and interleave mode

? Internal four bank operations with single pulsed/RAS

? Auto refresh and self refresh supported

? tRAS lock out function supported

? 8192 refresh cycles/64ms

? 60 Ball FBGA Package Type

? This product is in compliance with the directive pertaining of RoHS.

產(chǎn)品屬性

  • 型號(hào):

    H5DU2562GFR-E3I

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    256Mb DDR SDRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
SKHYNIX
24+
FBGA
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
Hynix
23+
BGA60
20000
原廠原裝正品現(xiàn)貨
詢價(jià)
Hynix
11+
BGA60
4220
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
Skhynix
1844+
.
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
Hynix
21+
BGA60
4220
原裝現(xiàn)貨假一賠十
詢價(jià)
HYNIX/海力士
19+
BGA
8500
進(jìn)口原裝現(xiàn)貨
詢價(jià)
UUNIX
TSSOP16
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
HYNIX
19+
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
Hynix
2020+
BGA60
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
現(xiàn)代
2015+
19898
專業(yè)代理原裝現(xiàn)貨,特價(jià)熱賣!
詢價(jià)