首頁>HD74ALVCH162827>規(guī)格書詳情
HD74ALVCH162827中文資料瑞薩數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多HD74ALVCH162827規(guī)格書詳情
Description
The HD74ALVCH162827 is composed of two 10-bit sections with separate output enable signals. For either 10-bit buffer section, the two output enable (1OE1 and 1OE2 or 2OE1 and 2OE2) inputs must both be low for the corresponding Y outputs to be active. If either output enable input is high, the outputs of that 10-bit buffer section are in the high impedance state. Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level. All outputs, which are designed to sink up to 12 mA, include 26 ? resistors to reduce overshoot and undershoot.
Features
? VCC = 2.3 V to 3.6 V
? Typical VOL ground bounce < 0.8 V (@VCC = 3.3 V, Ta = 25°C)
? Typical VOH undershoot > 2.0 V (@VCC = 3.3 V, Ta = 25°C)
? High output current ±12 mA (@VCC = 3.0 V)
? Bus hold on data inputs eliminates the need for external pullup / pulldown resistors
? All outputs have equivalent 26 ? series resistors, so no external resistors are required.
產品屬性
- 型號:
HD74ALVCH162827
- 制造商:
HITACHI
- 制造商全稱:
Hitachi Semiconductor
- 功能描述:
20-bit Buffers/Drivers with 3-state Outputs
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HITACHI/日立 |
23+ |
NA/ |
4250 |
原裝現貨,當天可交貨,原型號開票 |
詢價 | ||
HITACHI |
24+ |
SOP5.2 |
65200 |
一級代理/放心采購 |
詢價 | ||
HITACHI |
SSOP |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
HIT |
22+23+ |
SSOP |
35606 |
絕對原裝正品全新進口深圳現貨 |
詢價 | ||
HITACIH |
TSSOP |
68900 |
原包原標簽100%進口原裝常備現貨! |
詢價 | |||
HIT |
24+ |
TSSOP |
1200 |
詢價 | |||
HIT |
17+ |
TSSOP |
6200 |
詢價 | |||
HITACHI/日立 |
22+ |
TSSOP |
14008 |
原裝正品 |
詢價 | ||
HITACHI/日立 |
22+ |
SSOP |
9600 |
原裝現貨,優(yōu)勢供應,支持實單! |
詢價 | ||
HITACHI |
2023+ |
SSOP |
50000 |
原裝現貨 |
詢價 |