首頁>HY57V161610D>規(guī)格書詳情
HY57V161610D中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
HY57V161610D |
功能描述 | 2 Banks x 512K x 16 Bit Synchronous DRAM |
文件大小 |
73.19 Kbytes |
頁面數(shù)量 |
13 頁 |
生產(chǎn)廠商 | Hynix Semiconductor |
企業(yè)簡稱 |
Hynix【海力士】 |
中文名稱 | 海力士半導(dǎo)體官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-24 16:45:00 |
人工找貨 | HY57V161610D價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
HY57V161610D規(guī)格書詳情
DESCRIPTION
THE Hyundai HY57V161610D is a 16,777,216-bits CMOS Synchronous DRAM, ideally suited for the main memory and graphic applications which require large memory density and high bandwidth. HY57V161610D is organized as 2banks of 524,288x16.
HY57V161610D is offering fully synchronous operation referenced to a positive edge clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 1,2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipeline design is not restricted by a `2N` rule.)
FEATURES
? Single 3.0V to 3.6V power supply
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 50pin TSOP-II with 0.8mm of pin pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM/LDQM
? Internal two banks operation
? Auto refresh and self refresh
? 4096 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 and Full Page for Sequence Burst
- 1, 2, 4 and 8 for Interleave Burst
? Programmable CASLatency ; 1, 2, 3 Clocks
產(chǎn)品屬性
- 型號:
HY57V161610D
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
2 Banks x 512K x 16 Bit Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HY |
23+ |
SSOP |
2000 |
全新原裝深圳倉庫現(xiàn)貨有單必成 |
詢價(jià) | ||
HYNIX/海力士 |
18+ |
SOP |
11316 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價(jià) | ||
HYNIX |
22+ |
TSSOP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
HYUNDAI |
SOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
HYUNDAI |
0010+ |
TSSOP |
6000 |
絕對原裝自己現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
02+ |
TSOP/50 |
122 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價(jià) | ||
HYNIX |
2015+ |
SMD |
19998 |
專業(yè)代理原裝現(xiàn)貨,特價(jià)熱賣! |
詢價(jià) | ||
HY |
TSOP |
256 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
HY |
24+ |
TSOP |
22 |
詢價(jià) | |||
HYNIX |
24+ |
TSSOP |
16800 |
絕對原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢!? |
詢價(jià) |
相關(guān)庫存
更多- HY57V121620LT-H
- HY57V121620LT-S
- HY5756820C
- HY-5610
- HY57V121620T
- HY57V121620
- HY57V121620LT-8
- HY57V161610DTC-15
- HY57V161610DTC-5
- HY57V161610DTC-7
- HY57V161610DTC-8
- HY57V161610DTC-55
- HY57V161610DTC-6
- HY57V161610DTC-7I
- HY57V161610D-I
- HY57V161610DTC-10I
- HY57V161610DTC-55I
- HY57V161610DTC-10
- HY57V161610DTC-6I