首頁>HY57V641620ET-H>規(guī)格書詳情
HY57V641620ET-H中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HY57V641620ET-H規(guī)格書詳情
DESCRIPTION
The Hynix HY57V641620E(L/S)T(P) series is a 67,108,864bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY57V641620E(L/S)T(P) is organized as 4banks of 1,048,576x16.
HY57V641620E(L/S)T(P) is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized withthe rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Voltage: VDD, VDDQ 3.3V supply voltage
? All device pins are compatible with LVTTL interface
? 54 Pin TSOPII (Lead or Lead Free Package)
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 4096 Refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CASLatency; 2, 3 Clocks
? Burst Read Single Write operation
產(chǎn)品屬性
- 型號:
HY57V641620ET-H
- 制造商:
SK Hynix Inc
- 功能描述:
SDRAM, 4M x 16, 54 Pin, Plastic, TSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SKHYNIX |
24+ |
TSOP |
35200 |
一級代理/放心采購 |
詢價(jià) | ||
HYNIX |
TSOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
HYNIX |
24+ |
TSOP |
625 |
詢價(jià) | |||
HYNIX |
19+ |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | |||
HYNIX |
新 |
253 |
全新原裝 貨期兩周 |
詢價(jià) | |||
HYNIX |
23+ |
SOP |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
HYNIX |
2020+ |
TSOP-54 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
HY |
2023+ |
TSOP |
53500 |
正品,原裝現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
21/22+ |
TSOP54 |
23584 |
原裝正品現(xiàn)貨實(shí)單價(jià)優(yōu) |
詢價(jià) | ||
Skhynix |
1844+ |
TSOP |
6528 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) |