首頁>HY57V641620HGLT-HI>規(guī)格書詳情
HY57V641620HGLT-HI中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HY57V641620HGLT-HI規(guī)格書詳情
DESCRIPTION
The Hynix HY57V641620HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the Mobile applications r which require low power consumption and extended temperature range. HY57V641620HG is organized as 4banks of 1,048,576x16. HY57V641620HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
? Single 3.3±0.3V power supplyNote)
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM or LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 4096 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CASLatency ; 2, 3 Clocks
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX |
2016+ |
TSOP54 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
HY |
TSOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
HNNIX |
24+ |
TSSOP |
120 |
詢價(jià) | |||
HYNIX |
19+ |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | |||
HY |
2021+ |
TSOP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
Skhynix |
1844+ |
TSOP54 |
6528 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
HY |
02+ |
TSOP |
137 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
HYNIX |
TSOP |
125000 |
一級代理原裝正品,價(jià)格優(yōu)勢,長期供應(yīng)! |
詢價(jià) | |||
SKHYNIX |
24+ |
TSOP |
35200 |
一級代理/放心采購 |
詢價(jià) | ||
HYNIX |
23+ |
NA |
2200 |
專業(yè)優(yōu)勢供應(yīng) |
詢價(jià) |