首頁(yè)>HY57V658020BTC-10>規(guī)格書詳情
HY57V658020BTC-10中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- HY57V658020BLTC-8
- HY57V651620BTC-8
- HY57V658011
- HY57V651620BTC-10
- HY57V651620BTC-55
- HY57V651620BTC-10S
- HY57V658020BLTC-10P
- HY57V651620BTC-75
- HY57V658020BLTC-10S
- HY57V658020B
- HY57V651620BTC-10P
- HY57V651620BTC-7
- HY57V653220BTC-8
- HY57V653220BTC-5
- HY57V653220BTC-7
- HY57V653220BTC-10
- HY57V653220BTC
- HY57V653220BTC-10P
HY57V658020BTC-10規(guī)格書詳情
DESCRIPTION
The Hynix HY57V658020B is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V658020B is organized as 4banks of 2,097,152x8.
HY57V658020B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
? Single 3.3±0.3V power supply
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by DQM
? Internal four banks operation
? Auto refresh and self refresh
? 4096 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CAS Latency ; 2, 3 Clocks
產(chǎn)品屬性
- 型號(hào):
HY57V658020BTC-10
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
4 Banks x 2M x 8Bit Synchronous DRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYUNDAI |
23+ |
NA/ |
3346 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票 |
詢價(jià) | ||
ALI |
23+ |
QFP |
6500 |
全新原裝假一賠十 |
詢價(jià) | ||
HYNIX |
24+ |
TSSOP |
16800 |
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!? |
詢價(jià) | ||
HYN |
23+ |
NA |
274 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
Homyet |
22+ |
SMD |
518000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
HY |
22+23+ |
TSOP |
36981 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
HYUNDAI |
TSOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
HY |
24+ |
TSOP |
960 |
詢價(jià) | |||
HYNIX |
19+ |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | |||
HYNIX |
23+ |
SOP(7.2mm) |
5000 |
原裝正品,假一罰十 |
詢價(jià) |