首頁>IC61S6432-8PQI>規(guī)格書詳情

IC61S6432-8PQI中文資料ICSI數(shù)據(jù)手冊PDF規(guī)格書

IC61S6432-8PQI
廠商型號(hào)

IC61S6432-8PQI

功能描述

64K x 32 SYNCHRONOUS PIPELINE STATIC RAM

文件大小

169.95 Kbytes

頁面數(shù)量

21

生產(chǎn)廠商 Integrated Circuit Solution Inc
企業(yè)簡稱

ICSI

中文名稱

Integrated Circuit Solution Inc官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二

更新時(shí)間

2024-11-18 9:12:00

IC61S6432-8PQI規(guī)格書詳情

DESCRIPTION

TheICSIIC61S6432 is a high-speed, low-power synchronous static RAM designed to provide a burstable, high-performance, secondary cache for the Pentium?, 680X0?, and PowerPC? microprocessors. It is organized as 65,536 words by 32 bits, fabricated with ICSIs advanced CMOS technology. The device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input.

FEATURES

? Internal self-timed write cycle

? Individual Byte Write Control and Global Write

? Clock controlled, registered address, data and control

? Pentium? or linear burst sequence control using MODE input

? Three chip enables for simple depth expansion and address pipelining

? Common data inputs and data outputs

? Power-down control by ZZ input

? JEDEC 100-Pin LQFP and PQFP package

? Single +3.3V power supply

? Two Clock enables and one Clock disable to eliminate multiple bank bus contention

? Control pins mode upon power-up:

– MODE in interleave burst mode

– ZZ in normal operation mode

These control pins can be connected to GNDQ or VCCQ to alter their power-up state

? Industrial temperature available

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ISSI
23+
TQFP
1498
全新原裝現(xiàn)貨
詢價(jià)
ICSI
23+
NA
19960
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢價(jià)
ICSI
16+
TQFP
2500
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢!
詢價(jià)