首頁>IDT72V36110L6PF>規(guī)格書詳情
IDT72V36110L6PF中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多IDT72V36110L6PF規(guī)格書詳情
DESCRIPTION:
The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:
? Flexible x36/x18/x9 Bus-Matching on both read and write ports
? The period required by the retransmit operation is fixed and short.
? The first word data latency period, from the time the first word is
written to an empty FIFO to the time it can be read, is fixed and short.
? Asynchronous/Synchronous translation on the read or write ports
? High density offerings up to 4 Mbit
FEATURES:
? Choose among the following memory organizations:
IDT72V36100 - 65,536 x 36
IDT72V36110 - 131,072 x 36
? Higher density, 2Meg and 4Meg SuperSync II FIFOs
? Up to 166 MHz Operation of the Clocks
? User selectable Asynchronous read and/or write ports (PBGA Only)
? User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
? Big-Endian/Little-Endian user selectable byte representation
? 5V input tolerant
? Fixed, low first word latency
? Zero latency retransmit
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Empty, Full and Half-Full flags signal FIFO status
? Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
? Selectable synchronous/asynchronous timing modes for Almost
Empty and Almost-Full flags
? Program programmable flags by either serial or parallel means
? Select IDT Standard timing (using EF and FF flags) or First Word
Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into high impedance state
? Easily expandable in depth and width
? JTAG port, provided for Boundary Scan function (PBGA Only)
? Independent Read and Write Clocks (permit reading and writing
simultaneously)
? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
? High-performance submicron CMOS technology
? Industrial temperature range (–40°C to +85°C) is available
? Green parts available, see ordering information
產品屬性
- 型號:
IDT72V36110L6PF
- 功能描述:
IC FIFO SYNC 131KX36 6NS 128QFP
- RoHS:
否
- 類別:
集成電路(IC) >> 邏輯 - FIFO
- 系列:
72V
- 標準包裝:
15
- 系列:
74F
- 功能:
異步
- 存儲容量:
256(64 x 4)
- 數(shù)據(jù)速率:
-
- 訪問時間:
-
- 電源電壓:
4.5 V ~ 5.5 V
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
通孔
- 封裝/外殼:
24-DIP(0.300,7.62mm)
- 供應商設備封裝:
24-PDIP
- 包裝:
管件
- 其它名稱:
74F433
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
QFP128 |
2 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
IDT |
2020+ |
QFP128 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
IDT |
23+ |
NA/ |
3252 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
IDT |
24+ |
QFP128 |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術支持、樣品免費! |
詢價 | ||
IDT |
2021+ |
QFP128 |
1500 |
十年專營原裝現(xiàn)貨,假一賠十 |
詢價 | ||
IDT |
23+ |
128-TQFP |
9526 |
詢價 | |||
22+ |
5000 |
詢價 | |||||
IDT |
22+23+ |
QFP128 |
54216 |
絕對原裝正品現(xiàn)貨,全新深圳原裝進口現(xiàn)貨 |
詢價 | ||
IDT |
QFP128 |
68900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
IDT |
23+ |
128-QFP |
7750 |
全新原裝優(yōu)勢 |
詢價 |