首頁>ISPLSI2064V-100LT100>規(guī)格書詳情

ISPLSI2064V-100LT100中文資料萊迪思數據手冊PDF規(guī)格書

ISPLSI2064V-100LT100
廠商型號

ISPLSI2064V-100LT100

功能描述

3.3V High Density Programmable Logic

文件大小

179.68 Kbytes

頁面數量

14

生產廠商 Lattice Semiconductor
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導體公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-29 23:03:00

ISPLSI2064V-100LT100規(guī)格書詳情

Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

? HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

? 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產品屬性

  • 型號:

    ISPLSI2064V-100LT100

  • 制造商:

    Lattice Semiconductor Corporation

  • 功能描述:

    COMPLEX-EEPLD, 64-CELL, 12NS PROP DELAY, 100 Pin, Plastic, QFP

供應商 型號 品牌 批號 封裝 庫存 備注 價格
LATTICE
24+
PLCC44
16800
絕對原裝進口現貨,假一賠十,價格優(yōu)勢!?
詢價
LATTE/萊迪斯
23+
NA/
480
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
LATTICE
23+
NA
117
專做原裝正品,假一罰百!
詢價
Lattice
22+23+
18176
絕對原裝正品全新進口深圳現貨
詢價
Lattice
23+
TQFP-100
7000
絕對全新原裝!100%保質量特價!請放心訂購!
詢價
ISPLSI2064V-100LT44
25
25
詢價
LATTICE
494
全新原裝 貨期兩周
詢價
LATT
24+
QFP
460
詢價
LATTICE
18+
PLCC44
85600
保證進口原裝可開17%增值稅發(fā)票
詢價
LATTICE
2023+
PLCC44
50000
原裝現貨
詢價